欢迎访问ic37.com |
会员登录 免费注册
发布采购

CYW320OXC-3T 参数 Datasheet PDF下载

CYW320OXC-3T图片预览
型号: CYW320OXC-3T
PDF下载: 下载PDF文件 查看货源
内容描述: 200 MHz的扩频时钟合成器/驱动器,带有差分CPU输出 [200 MHz Spread Spectrum Clock Synthesizer/Driver with Differential CPU Outputs]
分类和应用: 晶体驱动器外围集成电路光电二极管时钟
文件页数/大小: 16 页 / 251 K
品牌: SPECTRALINEAR [ SPECTRALINEAR INC ]
 浏览型号CYW320OXC-3T的Datasheet PDF文件第1页浏览型号CYW320OXC-3T的Datasheet PDF文件第3页浏览型号CYW320OXC-3T的Datasheet PDF文件第4页浏览型号CYW320OXC-3T的Datasheet PDF文件第5页浏览型号CYW320OXC-3T的Datasheet PDF文件第6页浏览型号CYW320OXC-3T的Datasheet PDF文件第7页浏览型号CYW320OXC-3T的Datasheet PDF文件第8页浏览型号CYW320OXC-3T的Datasheet PDF文件第9页  
W320-03  
Pin Summary  
Name  
Pins  
56  
Description  
REF  
3.3V 14.318 MHz clock output  
14.318 MHz crystal input  
14.318 MHz crystal input  
XTAL_IN  
XTAL_OUT  
CPU, CPU# [0:2]  
2
3
44, 45, 48, 49, 51, Differential CPU clock outputs  
52  
3V66_0  
33  
3.3V 66 MHz clock output  
3V66_1/VCH  
66IN/3V66_5  
35  
3.3V selectable through SMBus to be 66 MHz or 48 MHz  
24  
66 MHz input to buffered 66BUFF and PCI or 66 MHz clock from internal VCO  
66 MHz buffered outputs from 66Input or 66 MHz clocks from internal VCO  
66BUFF [2:0] /3V66  
[4:2]  
21, 22, 23  
PCI_F [0:2]  
PCI [0:6]  
5, 6, 7,  
33 MHz clocks divided down from 66Input or divided down from 3V66  
10, 11, 12, 13, 16, PCI clock outputs divided down from 66Input or divided down from 3V66  
17, 18  
USB  
DOT  
S2  
39  
Fixed 48 MHz clock output  
38  
Fixed 48 MHz clock output  
40  
Special 3.3V 3 level input for Mode selection  
3.3V LVTTL inputs for CPU frequency selection  
S1, S0  
IREF  
54, 55  
42  
A precision resistor is attached to this pin which is connected to the internal  
current reference  
MULT0  
43  
25  
34  
53  
28  
3.3V LVTTL input for selecting the current multiplier for the CPU outputs  
3.3V LVTTL input for Power_Down# (active LOW)  
3.3V LVTTL input for PCI_STOP# (active LOW)  
PWR_DWN#  
PCI_STOP#  
CPU_STOP#  
PWRGD#  
3.3V LVTTL input for CPU_STOP# (active LOW)  
3.3V LVTTL input is a level sensitive strobe used to determine when S[2:0] and  
MULTI0 inputs are valid and OK to be sampled (Active LOW). Once PWRGD#  
is sampled LOW, the status of this output will be ignored.  
SDATA  
SCLK  
29  
30  
SMBus compatible SDATA  
SMBus compatible Sclk  
VDD_REF, VDD_PCI, 1, 8, 14, 19, 32, 46, 3.3V power supply for outputs  
50  
VDD_3V66,  
VDD_CPU  
VDD_48 MHz  
VDD_CORE  
37  
26  
3.3V power supply for 48 MHz  
3.3V power supply for PLL  
GND_REF, GND_PCI, 4, 9, 15, 20, 31, 36, Ground for outputs  
GND_3V66,  
GND_IREF,  
VDD_CPU  
41, 47  
GND_CORE  
27  
Ground for PLL  
Rev 1.0,November 25, 2006  
Page 2 of 16