欢迎访问ic37.com |
会员登录 免费注册
发布采购

AM29BDS640GBD9WSI 参数 Datasheet PDF下载

AM29BDS640GBD9WSI图片预览
型号: AM29BDS640GBD9WSI
PDF下载: 下载PDF文件 查看货源
内容描述: 64兆位(4M ×16位) CMOS 1.8伏只同步读/写,突发模式闪存 [64 Megabit (4 M x 16-Bit) CMOS 1.8 Volt-only Simultaneous Read/Write, Burst Mode Flash Memory]
分类和应用: 闪存内存集成电路
文件页数/大小: 65 页 / 845 K
品牌: SPANSION [ SPANSION ]
 浏览型号AM29BDS640GBD9WSI的Datasheet PDF文件第40页浏览型号AM29BDS640GBD9WSI的Datasheet PDF文件第41页浏览型号AM29BDS640GBD9WSI的Datasheet PDF文件第42页浏览型号AM29BDS640GBD9WSI的Datasheet PDF文件第43页浏览型号AM29BDS640GBD9WSI的Datasheet PDF文件第45页浏览型号AM29BDS640GBD9WSI的Datasheet PDF文件第46页浏览型号AM29BDS640GBD9WSI的Datasheet PDF文件第47页浏览型号AM29BDS640GBD9WSI的Datasheet PDF文件第48页  
A D V A N C E I N F O R M A T I O N  
AC CHARACTERISTICS  
7 cycles for initial access shown.  
tCEZ  
tCAS  
CE#  
CLK  
1
2
3
4
5
6
7
tAVC  
AVD#  
tAVD  
tAAS  
tBDH  
A21-A0  
Aa  
tBACC  
tAAH  
Hi-Z  
DQ15-DQ0  
tIACC  
Da  
Da + 1  
Da + n  
tACC  
tOEZ  
OE#  
RDY  
tRACC  
tOE  
Hi-Z  
Hi-Z  
tRDYS  
Notes:  
1. Figure shows total number of wait states set to seven cycles. The total number of wait states can be programmed from two  
cycles to seven cycles. Clock is set for active rising edge.  
2. If any burst address occurs at a 64-word boundary, one additional clock cycle is inserted, and is indicated by RDY.  
3. The device is in synchronous mode.  
4. This waveform represents a synchronous burst mode, the device will also operate in reduced wait-state handshaking under  
a CLK synchronous burst mode.  
Figure 16. Reduced Wait-State Handshaking Burst Mode Read  
Starting at an Even Address  
October 31, 2002  
Am29BDS640G  
43