欢迎访问ic37.com |
会员登录 免费注册
发布采购

AM29BDS128HE8VMI 参数 Datasheet PDF下载

AM29BDS128HE8VMI图片预览
型号: AM29BDS128HE8VMI
PDF下载: 下载PDF文件 查看货源
内容描述: 128或64兆比特( 8 M或4米×16位) CMOS 1.8伏只同步读/写,突发模式闪存 [128 or 64 Megabit (8 M or 4 M x 16-Bit) CMOS 1.8 Volt-only Simultaneous Read/Write, Burst Mode Flash Memory]
分类和应用: 闪存
文件页数/大小: 89 页 / 1587 K
品牌: SPANSION [ SPANSION ]
 浏览型号AM29BDS128HE8VMI的Datasheet PDF文件第80页浏览型号AM29BDS128HE8VMI的Datasheet PDF文件第81页浏览型号AM29BDS128HE8VMI的Datasheet PDF文件第82页浏览型号AM29BDS128HE8VMI的Datasheet PDF文件第83页浏览型号AM29BDS128HE8VMI的Datasheet PDF文件第85页浏览型号AM29BDS128HE8VMI的Datasheet PDF文件第86页浏览型号AM29BDS128HE8VMI的Datasheet PDF文件第87页浏览型号AM29BDS128HE8VMI的Datasheet PDF文件第88页  
D A T A S H E E T  
AC CHARACTERISTICS  
Data  
D0  
D1  
Rising edge of next clock cycle  
following last wait state triggers  
next burst data  
AVD#  
OE#  
total number of clock cycles  
following AVD# falling edge  
1
2
0
3
1
4
5
6
4
7
5
CLK  
2
3
number of clock cycles  
programmed  
Wait State Decoding Addresses:  
A14, A13, A12 = “111” Reserved  
A14, A13, A12 = “110” Reserved  
A14, A13, A12 = “101” 5 programmed, 7 total  
A14, A13, A12 = “100” 4 programmed, 6 total  
A14, A13, A12 = “011” 3 programmed, 5 total  
A14, A13, A12 = “010” 2 programmed, 4 total  
A14, A13, A12 = “001” 1 programmed, 3 total  
A14, A13, A12 = “000” 0 programmed, 2 total  
Note: Figure assumes address D0 is not at an address boundary, active clock edge is rising, and wait state is set to “101”.  
Figure 48. Example of Wait States Insertion  
82  
Am29BDS128H/Am29BDS640H  
27024B3 May 10, 2006