欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN9313I 参数 Datasheet PDF下载

LAN9313I图片预览
型号: LAN9313I
PDF下载: 下载PDF文件 查看货源
内容描述: 三端口10/100管理型以太网交换机MII [Three Port 10/100 Managed Ethernet Switch with MII]
分类和应用: 以太网局域网(LAN)标准
文件页数/大小: 398 页 / 4083 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN9313I的Datasheet PDF文件第92页浏览型号LAN9313I的Datasheet PDF文件第93页浏览型号LAN9313I的Datasheet PDF文件第94页浏览型号LAN9313I的Datasheet PDF文件第95页浏览型号LAN9313I的Datasheet PDF文件第97页浏览型号LAN9313I的Datasheet PDF文件第98页浏览型号LAN9313I的Datasheet PDF文件第99页浏览型号LAN9313I的Datasheet PDF文件第100页  
Three Port 10/100 Managed Ethernet Switch with MII  
Datasheet  
For a transmission, the switch fabric MAC drives the transmit data onto the internal MII TXD bus and  
asserts TXEN to indicate valid data. The data is in the form of 4-bit wide data at a rate of 25MHz for  
100BASE-TX, or 2.5MHz for 10BASE-T.  
For reception, the 4-bit data nibbles are sent to the MII MAC Interface block. These data nibbles are  
clocked to the controller at a rate of 25MHz for 100BASE-TX, or 2.5MHz for 10BASE-T. RXCLK is the  
output clock for the internal MII bus. It is recovered from the received data to clock the RXD bus. If  
there is no received signal, it is derived from the system reference clock.  
7.2.8  
PHY Management Control  
The PHY Management Control block is responsible for the management functions of the PHY,  
including register access and interrupt generation. A Serial Management Interface (SMI) is used to  
support registers 0 through 6 as required by the IEEE 802.3 (Clause 22), as well as the vendor specific  
registers allowed by the specification. The SMI interface consists of the MII Management Data (MDIO)  
signal and the MII Management Clock (MDC) signal. These signals interface to the MDIO and MDC  
pins of the LAN9313/LAN9313i (or the PMI block in I2C and SPI modes of operation) and allow access  
to all PHY registers. Refer to Section 13.2.2, "Port 1 & 2 PHY Registers," on page 231 for a list of all  
supported registers and register descriptions. Non-supported registers will be read as FFFFh.  
7.2.8.1  
PHY Interrupts  
The PHY contains the ability to generate various interrupt events as described in Table 7.3. Reading  
the Port x PHY Interrupt Source Flags Register (PHY_INTERRUPT_SOURCE_x) shows the source of  
the interrupt, and clears the interrupt signal. The Port x PHY Interrupt Mask Register  
(PHY_INTERRUPT_MASK_x) enables or disables each PHY interrupt. The PHY Management Control  
block aggregates the enabled interrupts status into an internal signal which is sent to the System  
Interrupt Controller and is reflected via the Interrupt Status Register (INT_STS) bit 26 (PHY_INT1) for  
the Port 1 PHY, and bit 27 (PHY_INT2) for the Port 2 PHY. For more information on the  
LAN9313/LAN9313i interrupts, refer to Chapter 5, "System Interrupts," on page 52.  
Table 7.3 PHY Interrupt Sources  
PHY_INTERRUPT_MASK_x &  
PHY_INTERRUPT_SOURCE_x REGISTER BIT #  
INTERRUPT SOURCE  
ENERGYON Activated  
Auto-Negotiation Complete  
Remote Fault Detected  
7
6
5
4
3
2
1
Link Down (Link Status Negated)  
Auto-Negotiation LP Acknowledge  
Parallel Detection Fault  
Auto-Negotiation Page Received  
7.2.9  
PHY Power-Down Modes  
There are two power-down modes for the PHY:  
„
„
PHY General Power-Down  
PHY Energy Detect Power-Down  
Note: For more information on the various power management features of the LAN9313/LAN9313i,  
refer to Section 4.3, "Power Management," on page 51.  
Revision 1.2 (04-08-08)  
SMSC LAN9313/LAN9313i  
DATA9S6HEET  
 复制成功!