欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN9313I 参数 Datasheet PDF下载

LAN9313I图片预览
型号: LAN9313I
PDF下载: 下载PDF文件 查看货源
内容描述: 三端口10/100管理型以太网交换机MII [Three Port 10/100 Managed Ethernet Switch with MII]
分类和应用: 以太网局域网(LAN)标准
文件页数/大小: 398 页 / 4083 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN9313I的Datasheet PDF文件第101页浏览型号LAN9313I的Datasheet PDF文件第102页浏览型号LAN9313I的Datasheet PDF文件第103页浏览型号LAN9313I的Datasheet PDF文件第104页浏览型号LAN9313I的Datasheet PDF文件第106页浏览型号LAN9313I的Datasheet PDF文件第107页浏览型号LAN9313I的Datasheet PDF文件第108页浏览型号LAN9313I的Datasheet PDF文件第109页  
Three Port 10/100 Managed Ethernet Switch with MII  
Datasheet  
Figure 8.2 displays the various bus states of a typical I2C cycle.  
data  
can  
change  
data  
can  
change  
data  
can  
change  
data  
can  
change  
data  
stable  
data  
stable  
EE_SDA  
EE_SCL  
S
Sr  
P
Data Valid  
or Ack  
Data Valid  
or Ack  
Re-Start  
Condition  
Stop Condition  
Start Condition  
Figure 8.2 I2C Cycle  
2
8.2.2.2  
I C EEPROM Device Addressing  
The I2C EEPROM is addressed for a read or write operation by first sending a control byte followed  
by the address byte or bytes. The control byte is preceded by a start condition. The control byte and  
address byte(s) are each acknowledged by the EEPROM slave. If the EEPROM slave fails to send an  
acknowledge, then the sequence is aborted and the EPC_TIMEOUT bit of the EEPROM Command  
Register (E2P_CMD) is set.  
The control byte consists of a 4-bit control code, 3-bits of chip/block select and one direction bit. The  
control code is 1010b. For single byte addressing EEPROMs, the chip/block select bits are used for  
address bits 10, 9, and 8. For double byte addressing EEPROMs, the chip/block select bits are set  
low. The direction bit is set low to indicate the address is being written.  
Figure 8.3 illustrates typical I2C EEPROM addressing bit order for single and double byte addressing.  
Address High  
Byte  
Address Low  
Byte  
Control Byte  
Address Byte  
Control Byte  
A
1
0
A
C
K
A
C
K
A
C
K
A
1
5
A
1
4
A
1
3
A
1
2
A
1
1
A
1
0
A
C
K
A
C
K
A
9
A
8
A
7
A
6
A
5
A
4
A
3
A
2
A
1
A
0
A
9
A
8
A
7
A
6
A
5
A
4
A
3
A
2
A
1
A
0
S
1
0
1
0
0
S 1 0 1 0 0 0 0 0  
Chip / Block R/~W  
Select Bits  
Chip / Block R/~W  
Select Bits  
Single Byte Addressing  
Double Byte Addressing  
Figure 8.3 I2C EEPROM Addressing  
SMSC LAN9313/LAN9313i  
105  
Revision 1.2 (04-08-08)  
DATASHEET  
 复制成功!