欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN9215I-MT 参数 Datasheet PDF下载

LAN9215I-MT图片预览
型号: LAN9215I-MT
PDF下载: 下载PDF文件 查看货源
内容描述: 高效的单芯片10/100以太网控制器与HP Auto-MDIX的和工业温度支持 [Highly Efficient Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX and Industrial Temperature Support]
分类和应用: 外围集成电路数据传输控制器局域网以太网局域网(LAN)标准时钟
文件页数/大小: 134 页 / 1602 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN9215I-MT的Datasheet PDF文件第83页浏览型号LAN9215I-MT的Datasheet PDF文件第84页浏览型号LAN9215I-MT的Datasheet PDF文件第85页浏览型号LAN9215I-MT的Datasheet PDF文件第86页浏览型号LAN9215I-MT的Datasheet PDF文件第88页浏览型号LAN9215I-MT的Datasheet PDF文件第89页浏览型号LAN9215I-MT的Datasheet PDF文件第90页浏览型号LAN9215I-MT的Datasheet PDF文件第91页  
Highly Efficient Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX and Industrial Temperature Support  
Datasheet  
BITS  
DESCRIPTION  
TYPE  
DEFAULT  
5-4  
WAKE-UP Status (WUPS) – This field indicates the cause of a wake-up  
event detection as follows  
R/WC  
00  
00b -- No wake-up event detected  
01b -- Energy detected  
10b -- Wake-up frame or magic packet detected  
11b -- Indicates multiple events occurred  
WUPS bits are cleared by writing a ‘1’ to the appropriate bit. The device must  
return to the D0 state (READY bit set) before these bits can be cleared.  
Note:  
In order to clear this bit, it is required that all event sources be  
cleared as well. The event sources are described in Figure 3.10  
PME and PME_INT Signal Generationon page 38.  
3
PME indication (PME_IND). The PME signal can be configured as a pulsed  
output or a static signal, which is asserted upon detection of a wake-up  
event.  
R/W  
0b  
When set, the PME signal will pulse active for 50mS upon detection of a  
wake-up event.  
When clear, the PME signal is driven continuously upon detection of a wake-  
up event.  
The PME signal can be deactivated by clearing the WUPS bits, or by  
clearing the appropriate enable (refer to Section 3.11.2.3, "Power  
Management Event Indicators," on page 38).  
2
PME Polarity (PME_POL). This bit controls the polarity of the PME signal.  
When set, the PME output is an active high signal. When reset, it is active  
low. When PME is configured as an open-drain output this field is ignored,  
and the output is always active low.  
R/W  
NASR  
0b  
1
0
PME Enable (PME_EN). When set, this bit enables the external PME signal.  
R/W  
RO  
0b  
-
This bit does not affect the PME interrupt (PME_INT).  
Device Ready (READY). When set, this bit indicates that LAN9215I is ready  
to be accessed. This register can be read when LAN9215I is in any power  
management mode. Upon waking from any power management mode,  
including power-up, the host processor can interrogate this field as an  
indication when LAN9215I has stabilized and is fully alive. Reads and writes  
of any other address are invalid until this bit is set.  
Note:  
With the exception of HW_CFG and PMT_CTRL, read access to  
any internal resources is forbidden while the READY bit is cleared.  
SMSC LAN9215I  
Revision 1.5 (07-18-06)  
DATA8S7HEET