欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN9118_07 参数 Datasheet PDF下载

LAN9118_07图片预览
型号: LAN9118_07
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能单芯片10/100非PCI以太网控制器 [High Performance Single-Chip 10/100 Non-PCI Ethernet Controller]
分类和应用: 控制器PC以太网局域网(LAN)标准
文件页数/大小: 129 页 / 1455 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN9118_07的Datasheet PDF文件第82页浏览型号LAN9118_07的Datasheet PDF文件第83页浏览型号LAN9118_07的Datasheet PDF文件第84页浏览型号LAN9118_07的Datasheet PDF文件第85页浏览型号LAN9118_07的Datasheet PDF文件第87页浏览型号LAN9118_07的Datasheet PDF文件第88页浏览型号LAN9118_07的Datasheet PDF文件第89页浏览型号LAN9118_07的Datasheet PDF文件第90页  
High Performance Single-Chip 10/100 Non-PCI Ethernet Controller  
Datasheet  
5.3.16  
GPT_CNT-General Purpose Timer Current Count Register  
Offset:  
90h  
Size:  
32 bits  
This register reflects the current value of the GP Timer.  
BITS  
31-16  
15-0  
DESCRIPTION  
Reserved  
TYPE  
RO  
DEFAULT  
-
General Purpose Timer Current Count (GPT_CNT). This 16-bit field  
reflects the current value of the GP Timer.  
RO  
FFFFh  
5.3.17  
WORD_SWAP—Word Swap Control  
Offset:  
98h  
Size:  
32 bits  
This register controls how words from the host data bus are mapped to the CRSs and Data FIFOs  
inside the LAN9118. The LAN9118 always sends data from the Transmit Data FIFO to the network so  
that the low order word is sent first, and always receives data from the network to the Receive Data  
FIFO so that the low order word is received first.  
BITS  
DESCRIPTION  
TYPE  
DEFAULT  
31:0  
Word Swap. This field only has significance if the device is operated in 16-  
bit mode. In 32-bit mode, D[31:15] is always mapped to the high order word  
and D[15:0] is always mapped to the low order word. In 16-bit mode, if this  
field is set to 00000000h, or anything except FFFFFFFFh, the LAN9118  
maps words with address bit A[1]=1 to the high order words of the CSRs  
and Data FIFOs, and words with address bit A[1]=0 to the low order words  
of the CSRs and Data FIFOs. If this field is set to FFFFFFFFh, the LAN9118  
maps words with address bit A[1]=1 to the low order words of the CSRs and  
Data FIFOs, and words with address bit A[1]=0 to the high order words of  
the CSRs and Data FIFOs.  
R/W  
NASR  
00000000h  
Note:  
Please refer to Section 3.6, "32-bit vs. 16-bit Host Bus Width  
Operation" for additional information.  
Revision 1.3 (05-31-07)  
SMSC LAN9118  
DATA8S6HEET  
 复制成功!