欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN9117-MT 参数 Datasheet PDF下载

LAN9117-MT图片预览
型号: LAN9117-MT
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能单芯片10/100非PCI以太网控制器 [HIGH PERFORMANCE SINGLE-CHIP 10/100 NON-PCI ETHERNET CONTROLLER]
分类和应用: 外围集成电路数据传输控制器PC局域网以太网局域网(LAN)标准以太网:16GBASE-T通信时钟
文件页数/大小: 131 页 / 1539 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN9117-MT的Datasheet PDF文件第36页浏览型号LAN9117-MT的Datasheet PDF文件第37页浏览型号LAN9117-MT的Datasheet PDF文件第38页浏览型号LAN9117-MT的Datasheet PDF文件第39页浏览型号LAN9117-MT的Datasheet PDF文件第41页浏览型号LAN9117-MT的Datasheet PDF文件第42页浏览型号LAN9117-MT的Datasheet PDF文件第43页浏览型号LAN9117-MT的Datasheet PDF文件第44页  
High Performance Single-Chip 10/100 Non-PCI Ethernet Controller  
Datasheet  
3.10.2.3  
Power Managment Event Indicators  
Figure 3.11 is a simplified block diagram of the logic that controls the external PME, and internal  
pme_interrupt signals. The pme_interrupt signal is used to set the PME_INT status bit in the INT_STS  
register, which, if enabled, will generate a host interrupt upon detection of a power management event.  
The PME_INT status bit in INT_STS will remain set until the internal pme_interrupt signal is cleared  
by clearing the WUPS bits, or by clearing the corresponding WOL_EN or ED_EN bit. After clearing the  
internal pme_interrupt signal, the PME_INT status bit may be cleared by writing a ‘1’ to this bit in the  
INT_STS register. It should be noted that the LAN9117 can generate a host interrupt regardless of the  
state of the PME_EN bit, or the external PME signal.  
The external PME signal can be setup for pulsed, or static operation. When the PME_IND bit in the  
PMT_CTRL register is set to a ‘1’, the external PME signal will be driven active for 50ms upon  
detection of a wake-up event. When the PME_IND bit is cleared, the PME signal will be driven  
continously upon detection of a wake-up event. The PME signal is deactivated by clearing the WUPS  
bits, or by clearing the corresponding WOL_EN or ED_EN bit. The PME signal can also be deactivated  
by clearing the PME_EN bit.  
WUFR  
WOL_EN  
WUPS  
WUEN  
MPR  
ED_EN  
WUPS  
MPEN  
phy_int  
Other System  
Interrupts  
PME_INT  
IRQ  
Denotes a level-triggered "sticky" status bit  
PME_INT_EN  
IRQ_EN  
PME  
50ms  
PME_EN  
PME_IND  
LOGIC  
PME_POL  
PME_TYPE  
Figure 3.11 PME and PME_INT Signal Generation  
3.10.3  
Internal PHY Power-Down modes  
There are 2 power-down modes for the internal Phy:  
3.10.3.1  
General Power-Down  
This power-down is controlled by register 0, bit 11. In this mode the internal PHY, except the  
management interface, is powered-down and stays in that condition as long as Phy register bit 0.11 is  
HIGH. When bit 0.11 is cleared, the PHY powers up and is automatically reset. Please refer to Section  
5.5.1, "Basic Control Register," on page 107 for additional information on this register.  
Revision 1.1 (05-17-05)  
SMSC LAN9117  
DATA4S0HEET