欢迎访问ic37.com |
会员登录 免费注册
发布采购

GT3200 参数 Datasheet PDF下载

GT3200图片预览
型号: GT3200
PDF下载: 下载PDF文件 查看货源
内容描述: USB2.0 PJY IC [USB2.0 PJY IC]
分类和应用:
文件页数/大小: 51 页 / 1412 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号GT3200的Datasheet PDF文件第36页浏览型号GT3200的Datasheet PDF文件第37页浏览型号GT3200的Datasheet PDF文件第38页浏览型号GT3200的Datasheet PDF文件第39页浏览型号GT3200的Datasheet PDF文件第41页浏览型号GT3200的Datasheet PDF文件第42页浏览型号GT3200的Datasheet PDF文件第43页浏览型号GT3200的Datasheet PDF文件第44页  
USB2.0 PHY IC  
Table 8.7 Reset Timing Values (continued)  
DESCRIPTION  
TIMING  
PARAMETER  
VALUE  
HS Reset T0 + 10ms  
T9  
The earliest time at which host port may end reset.  
The latest time, at which the device may remove the  
DP pull-up and assert the HS terminations, reverts to  
HS default state.  
Note 8.3 T0 may be up to 4ms after HS Reset T0.  
Note 8.4 The SIE must use LINESTATE to detect the downstream port chirp sequence.  
Note 8.5 Due to the assertion of the HS termination on the host port and FS termination on the  
device port, between T1 and T7 the signaling levels on the bus are higher than HS  
signaling levels and are less than FS signaling levels.  
8.10  
HS Detection Handshake - Suspend Timing  
If reset is entered from a suspended state, the internal oscillator and clocks of the transceiver are  
assumed to be powered down. Figure 8.6 shows how CLK60 is used to control the duration of the  
chirp generated by the device.  
When reset is entered from a suspended state (J to SE0 transition reported by LINESTATE),  
SUSPENDN is combinatorially negated at time T0 by the SIE. It takes approximately 5 milliseconds  
for the transceiver's oscillator to stabilize. The device does not generate any transitions of the CLK60  
signal until it is "usable" (where "usable" is defined as stable to within ±10% of the nominal frequency  
and the duty cycle accuracy 50±5%).  
The first transition of CLK60 occurs at T1. The SIE then sets OPMODE to Disable Bit Stuffing and  
NRZI encoding, XCVRSELECT to HS mode, and must assert a Chirp K for 66000 CLK60 cycles to  
ensure a 1ms minimum duration. If CLK60 is 10% fast (66MHz) then Chirp K will be 1.0ms. If CLK60  
is 10% slow (54 MHz) then Chirp K will be 1.2ms. The 5.6ms requirement for the first CLK60 transition  
after SUSPENDN, ensures enough time to assert a 1ms Chirp K and still complete before T3. Once  
the Chirp K is completed (T3) the SIE can begin looking for host chirps and use CLK60 to time the  
process. At this time, the device follows the same protocol as in section 8.9 for completion of the High  
Speed Handshake.  
Revision 1.3 (10-05-04)  
SMSC GT3200, SMSC USB3250  
DATA3S5HEET