欢迎访问ic37.com |
会员登录 免费注册
发布采购

FDC37B776 参数 Datasheet PDF下载

FDC37B776图片预览
型号: FDC37B776
PDF下载: 下载PDF文件 查看货源
内容描述: 增强的超级I / O控制器带唤醒特点 [ENHANCED SUPER I/O CONTROLLER WITH WAKE UP FEATURES]
分类和应用: 控制器
文件页数/大小: 196 页 / 566 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号FDC37B776的Datasheet PDF文件第81页浏览型号FDC37B776的Datasheet PDF文件第82页浏览型号FDC37B776的Datasheet PDF文件第83页浏览型号FDC37B776的Datasheet PDF文件第84页浏览型号FDC37B776的Datasheet PDF文件第86页浏览型号FDC37B776的Datasheet PDF文件第87页浏览型号FDC37B776的Datasheet PDF文件第88页浏览型号FDC37B776的Datasheet PDF文件第89页  
Read, Write or Address cycle is currently  
executing, then the PDx bus is in the standard or  
bi-directional mode, and all output signals  
(STROBE, AUTOFD, INIT) are as set by the  
SPP Control Port and direction is controlled by  
PCD of the Control port.  
EPP DATA PORT 2  
ADDRESS OFFSET = 06H  
The EPP Data Port 2 is located at an offset of  
'06H' from the base address. Refer to EPP  
DATA PORT 0 for a description of operation.  
This register is only available in EPP mode.  
In EPP mode, the system timing is closely  
coupled to the EPP timing. For this reason, a  
watchdog timer is required to prevent system  
lockup. The timer indicates if more than 10usec  
have elapsed from the start of the EPP cycle  
(nIOR or nIOW asserted) to nWAIT being  
deasserted (after command). If a time-out  
occurs, the current EPP cycle is aborted and the  
time-out condition is indicated in Status bit 0.  
EPP DATA PORT 3  
ADDRESS OFFSET = 07H  
The EPP Data Port 3 is located at an offset of  
'07H' from the base address. Refer to EPP  
DATA PORT 0 for a description of operation.  
This register is only available in EPP mode.  
EPP 1.9 OPERATION  
During an EPP cycle, if STROBE is active, it  
overrides the EPP write signal forcing the PDx  
bus to always be in a write mode and the  
nWRITE signal to always be asserted.  
When the EPP mode is selected in the  
configuration register, the standard and bi-  
directional modes are also available. If no EPP  
85  
 复制成功!