欢迎访问ic37.com |
会员登录 免费注册
发布采购

FDC37B776 参数 Datasheet PDF下载

FDC37B776图片预览
型号: FDC37B776
PDF下载: 下载PDF文件 查看货源
内容描述: 增强的超级I / O控制器带唤醒特点 [ENHANCED SUPER I/O CONTROLLER WITH WAKE UP FEATURES]
分类和应用: 控制器
文件页数/大小: 196 页 / 566 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号FDC37B776的Datasheet PDF文件第84页浏览型号FDC37B776的Datasheet PDF文件第85页浏览型号FDC37B776的Datasheet PDF文件第86页浏览型号FDC37B776的Datasheet PDF文件第87页浏览型号FDC37B776的Datasheet PDF文件第89页浏览型号FDC37B776的Datasheet PDF文件第90页浏览型号FDC37B776的Datasheet PDF文件第91页浏览型号FDC37B776的Datasheet PDF文件第92页  
latches the data from the SData bus for the  
PData bus.  
Read Sequence of Operation  
7. Chip may modify nWRITE, PDIR and  
nPDATA in preparation of the next cycle.  
1. The host sets PDIR bit in the control  
register to a logic "1". This deasserts  
nWRITE and tri-states the PData bus.  
2. The host selects an EPP register and drives  
nIOR active.  
EPP 1.7 Read  
3. Chip asserts nDATASTB or nADDRSTRB  
indicating that PData bus is tri-stated, PDIR  
is set and the nWRITE signal is valid.  
4. If nWAIT is asserted, IOCHRDY is  
deasserted until the peripheral deasserts  
nWAIT or a time-out occurs.  
The timing for a read operation (data) is shown  
in timing diagram EPP 1.7 Read Data cycle.  
IOCHRDY is driven active low when nWAIT is  
active low during the EPP cycle. This can be  
used to extend the cycle time. The read cycle  
can complete when nWAIT is inactive high.  
5. The Peripheral drives PData bus valid.  
6. The Peripheral deasserts nWAIT, indicating  
that PData is valid and the chip may begin  
the termination phase of the cycle.  
7. When the host deasserts nIOR the chip  
deasserts nDATASTB or nADDRSTRB.  
8. Peripheral tri-states the PData bus.  
9. Chip may modify nWRITE, PDIR and  
nPDATA in preparation of the next cycle.  
88  
 复制成功!