欢迎访问ic37.com |
会员登录 免费注册
发布采购

SII3114CTU 参数 Datasheet PDF下载

SII3114CTU图片预览
型号: SII3114CTU
PDF下载: 下载PDF文件 查看货源
内容描述: PCI串行ATA控制器 [PCI to Serial ATA Controller]
分类和应用: 外围集成电路控制器PC时钟
文件页数/大小: 127 页 / 559 K
品牌: SILICONIMAGE [ Silicon image ]
 浏览型号SII3114CTU的Datasheet PDF文件第119页浏览型号SII3114CTU的Datasheet PDF文件第120页浏览型号SII3114CTU的Datasheet PDF文件第121页浏览型号SII3114CTU的Datasheet PDF文件第122页浏览型号SII3114CTU的Datasheet PDF文件第123页浏览型号SII3114CTU的Datasheet PDF文件第124页浏览型号SII3114CTU的Datasheet PDF文件第126页浏览型号SII3114CTU的Datasheet PDF文件第127页  
SiI3114 PCI to Serial ATA Controller  
Data Sheet  
Silicon Image, Inc.  
Flash and EEPROM Programming Sequences  
Flash Memory Access  
The SiI3114 supports an external flash memory device up to 4 Mbit in capacity. Access to the Flash memory is  
available through two means: PCI Direct Access and Register Access.  
PCI Direct Access  
Access to the Expansion Rom is enabled by setting bit 0 in the Expansion Rom Base Address register at Offset  
30h of the PCI Configuration Space. When this bit is set, bits [31:19] of the same register are programmable by  
the system to set the base address for all Flash memory accesses. Read and write operations with the flash  
memory are initiated by Memory Read and Memory Write commands on the PCI bus. Accesses may be as bytes,  
words, or dwords.  
Register Access  
This type of flash memory access is carried out through a sequence of internal register read and write operations.  
The proper programming sequences are detailed below.  
Flash Write Operation  
Verify that bit 25 is cleared in the register at Offset 50H of Base Address 5. The bit reads one when a  
memory access is currently in progress.  
It reads zero when the memory access is complete and ready for another operation.  
Program the write address for the Flash memory access. The address field is defined by bits [18:00] in  
the Flash Memory Address – Command + Status register.  
Program the write data for the Flash memory access. The data field is defined by bits [07:00] in the Flash  
Memory Data register at Offset 54 of Base Address 5.  
Program the memory access type. The memory access type is defined by bit 24 in the Flash Memory  
Address – Command + Status register. The bit must be cleared for a memory write access.  
Initiate the Flash memory access by setting bit 25 in the Flash Memory Address – Command + Status  
register.  
Flash Read Operation  
Verify that bit 25 is cleared in the Flash Memory Address – Command + Status register at Offset 50H of  
Base Address 5. The bit reads one when a memory access is currently in progress. It reads zero when  
the memory access is complete and ready for another operation.  
Program the read address for the Flash memory access. The address field is defined by bits [18:00] in  
the Flash Memory Address – Command + Status register.  
Program the memory access type. The memory access type is defined by bit 24 in the Flash Memory  
Address – Command + Status register. The bit must be set for a memory read access.  
Initiate the Flash memory access by setting bit 25 in the Flash Memory Address – Command + Status  
register.  
Verify that bit 25 is cleared in the Flash Memory Address – Command + Status register. The bit reads one  
when a memory access is currently in progress. It reads zero when the memory access is complete.  
Read the data from the Flash memory access. The data field is defined by bits [07:00] in the Flash  
Memory Data register at Offset 54H of Base Address 5.  
© 2007 Silicon Image, Inc.  
117  
SiI-DS-0103-D  
 复制成功!