欢迎访问ic37.com |
会员登录 免费注册
发布采购

SI1002-C-GM 参数 Datasheet PDF下载

SI1002-C-GM图片预览
型号: SI1002-C-GM
PDF下载: 下载PDF文件 查看货源
内容描述: 超低功耗, 64/32 KB , 10位ADC, MCU ,集成了240-960兆赫的EZRadioPRO收发器 [Ultra Low Power, 64/32 kB, 10-Bit ADC MCU with Integrated 240-960 MHz EZRadioPRO Transceiver]
分类和应用:
文件页数/大小: 376 页 / 2369 K
品牌: SILICON [ SILICON ]
 浏览型号SI1002-C-GM的Datasheet PDF文件第40页浏览型号SI1002-C-GM的Datasheet PDF文件第41页浏览型号SI1002-C-GM的Datasheet PDF文件第42页浏览型号SI1002-C-GM的Datasheet PDF文件第43页浏览型号SI1002-C-GM的Datasheet PDF文件第45页浏览型号SI1002-C-GM的Datasheet PDF文件第46页浏览型号SI1002-C-GM的Datasheet PDF文件第47页浏览型号SI1002-C-GM的Datasheet PDF文件第48页  
Si1000/1/2/3/4/5  
Table 4.2. Global Electrical Characteristics (Continued)  
–40 to +85 °C, 25 MHz system clock unless otherwise specified. See "AN358: Optimizing Low Power Operation of the  
‘F9xx" for details on how to achieve the supply current specifications listed in this table.  
Parameter  
Conditions  
Min  
Typ  
Max  
Units  
Notes:  
1. Based on device characterization data; Not production tested.  
2. SYSCLK must be at least 32 kHz to enable debugging.  
3. Digital Supply Current depends upon the particular code being executed. The values in this table are obtained  
with the CPU executing an “sjmp $” loop, which is the compiled form of a while(1) loop in C. One iteration  
requires 3 CPU clock cycles, and the Flash memory is read on each cycle. The supply current will vary  
slightly based on the physical location of the sjmp instruction and the number of Flash address lines that  
toggle as a result. In the worst case, current can increase by up to 30% if the sjmp loop straddles a 128-byte  
Flash address boundary (e.g., 0x007F to 0x0080). Real-world code with larger loops and longer linear  
sequences will have few transitions across the 128-byte address boundaries.  
4. Includes oscillator and regulator supply current.  
5. IDD can be estimated for frequencies <10 MHz by simply multiplying the frequency of interest by the  
frequency sensitivity number for that range, then adding an offset of 90 µA. When using these numbers to  
estimate IDD for >10 MHz, the estimate should be the current at 25 MHz minus the difference in current  
indicated by the frequency sensitivity number. For example: VDD = 3.0 V; F = 20 MHz, IDD = 4.1 mA –  
(25 MHz – 20 MHz) x 0.120 mA/MHz = 3.5 mA.  
6. The Supply Voltage is the voltage at the VDD_MCU pin, typically 1.8 to 3.6 V (default = 1.9 V).  
Idle IDD can be estimated by taking the current at 25 MHz minus the difference in current indicated by the  
frequency sensitivity number. For example: VDD = 3.0 V; F = 5 MHz, Idle IDD = 2.5 mA – (25 MHz –  
5 MHz) x 0.095 mA/MHz = 0.6 mA.  
7. The supply current specifications in Table 4.2 are for two cell mode. The VBAT current in one-cell mode can  
be estimated using the following equation:  
Supply Voltage Supply Current (two-cell mode)  
DC-DC Converter Efficiency VBAT Voltage  
----------------------------------------------------------------------------------------------------------------------------------  
VBAT Current (one-cell mode) =  
The VBAT Voltage is the voltage at the VBAT pin, typically 0.9 to 1.8 V.  
The Supply Current (two-cell mode) is the data sheet specification for supply current.  
The Supply Voltage is the voltage at the VDD/DC+ pin, typically 1.8 to 3.3 V (default = 1.9 V).  
The DC-DC Converter Efficiency can be estimated using Figure 4.3–Figure 4.5.  
8. The EZRadioPRO peripheral is placed in Shutdown mode.  
44  
Rev. 1.0  
 复制成功!