欢迎访问ic37.com |
会员登录 免费注册
发布采购

SI1002-C-GM 参数 Datasheet PDF下载

SI1002-C-GM图片预览
型号: SI1002-C-GM
PDF下载: 下载PDF文件 查看货源
内容描述: 超低功耗, 64/32 KB , 10位ADC, MCU ,集成了240-960兆赫的EZRadioPRO收发器 [Ultra Low Power, 64/32 kB, 10-Bit ADC MCU with Integrated 240-960 MHz EZRadioPRO Transceiver]
分类和应用:
文件页数/大小: 376 页 / 2369 K
品牌: SILICON [ SILICON ]
 浏览型号SI1002-C-GM的Datasheet PDF文件第363页浏览型号SI1002-C-GM的Datasheet PDF文件第364页浏览型号SI1002-C-GM的Datasheet PDF文件第365页浏览型号SI1002-C-GM的Datasheet PDF文件第366页浏览型号SI1002-C-GM的Datasheet PDF文件第368页浏览型号SI1002-C-GM的Datasheet PDF文件第369页浏览型号SI1002-C-GM的Datasheet PDF文件第370页浏览型号SI1002-C-GM的Datasheet PDF文件第371页  
Si1000/1/2/3/4/5  
SFR Definition 28.3. PCA0PWM: PCA PWM Configuration  
Bit  
7
ARSEL  
R/W  
0
6
ECOV  
R/W  
0
5
COVF  
R/W  
0
4
3
2
1
0
Name  
Type  
Reset  
CLSEL[1:0]  
R/W  
R
0
R
0
R
0
0
0
SFR Page = 0x0; SFR Address = 0xDF  
Bit  
Name  
Function  
7
ARSEL  
Auto-Reload Register Select.  
This bit selects whether to read and write the normal PCA capture/compare registers  
(PCA0CPn), or the Auto-Reload registers at the same SFR addresses. This function  
is used to define the reload value for 9, 10, and 11-bit PWM modes. In all other  
modes, the Auto-Reload registers have no function.  
0: Read/Write Capture/Compare Registers at PCA0CPHn and PCA0CPLn.  
1: Read/Write Auto-Reload Registers at PCA0CPHn and PCA0CPLn.  
6
5
ECOV  
COVF  
Cycle Overflow Interrupt Enable.  
This bit sets the masking of the Cycle Overflow Flag (COVF) interrupt.  
0: COVF will not generate PCA interrupts.  
1: A PCA interrupt will be generated when COVF is set.  
Cycle Overflow Flag.  
This bit indicates an overflow of the 8th, 9th, 10th, or 11th bit of the main PCA counter  
(PCA0). The specific bit used for this flag depends on the setting of the Cycle Length  
Select bits. The bit can be set by hardware or software, but must be cleared by soft-  
ware.  
0: No overflow has occurred since the last time this bit was cleared.  
1: An overflow has occurred since the last time this bit was cleared.  
4:2  
Unused  
Read = 000b; Write = don’t care.  
1:0 CLSEL[1:0] Cycle Length Select.  
When 16-bit PWM mode is not selected, these bits select the length of the PWM  
cycle, between 8, 9, 10, or 11 bits. This affects all channels configured for PWM which  
are not using 16-bit PWM mode. These bits are ignored for individual channels config-  
ured to16-bit PWM mode.  
00: 8 bits.  
01: 9 bits.  
10: 10 bits.  
11: 11 bits.  
Rev. 1.0  
367