欢迎访问ic37.com |
会员登录 免费注册
发布采购

EFM32G200F16G-E-QFN32R 参数 Datasheet PDF下载

EFM32G200F16G-E-QFN32R图片预览
型号: EFM32G200F16G-E-QFN32R
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller,]
分类和应用: 时钟微控制器外围集成电路
文件页数/大小: 205 页 / 3175 K
品牌: SILICON [ SILICON ]
 浏览型号EFM32G200F16G-E-QFN32R的Datasheet PDF文件第13页浏览型号EFM32G200F16G-E-QFN32R的Datasheet PDF文件第14页浏览型号EFM32G200F16G-E-QFN32R的Datasheet PDF文件第15页浏览型号EFM32G200F16G-E-QFN32R的Datasheet PDF文件第16页浏览型号EFM32G200F16G-E-QFN32R的Datasheet PDF文件第18页浏览型号EFM32G200F16G-E-QFN32R的Datasheet PDF文件第19页浏览型号EFM32G200F16G-E-QFN32R的Datasheet PDF文件第20页浏览型号EFM32G200F16G-E-QFN32R的Datasheet PDF文件第21页  
EFM32G Data Sheet  
System Overview  
3.2.4 EFM32G230  
The features of the EFM32G230 is a subset of the feature set described in the EFM32G Reference Manual. The following table de-  
scribes device specific implementation of the features.  
Table 3.4. EFM32G230 Configuration Summary  
Module  
Cortex-M3  
DBG  
Configuration  
Pin Connections  
Full configuration  
NA  
Full configuration  
DBG_SWCLK, DBG_SWDIO, DBG_SWO  
MSC  
Full configuration  
NA  
DMA  
Full configuration  
NA  
RMU  
Full configuration  
NA  
EMU  
Full configuration  
NA  
CMU  
Full configuration  
CMU_OUT0, CMU_OUT1  
NA  
WDOG  
PRS  
Full configuration  
Full configuration  
NA  
I2C0  
Full configuration  
I2C0_SDA, I2C0_SCL  
US0_TX, US0_RX. US0_CLK, US0_CS  
US1_TX, US1_RX, US1_CLK, US1_CS  
US2_TX, US2_RX, US2_CLK, US2_CS  
LEU0_TX, LEU0_RX  
LEU1_TX, LEU1_RX  
TIM0_CC[2:0], TIM0_CDTI[2:0]  
TIM1_CC[2:0]  
USART0  
USART1  
USART2  
LEUART0  
LEUART1  
TIMER0  
TIMER1  
TIMER2  
RTC  
Full configuration with IrDA  
Full configuration  
Full configuration  
Full configuration  
Full configuration  
Full configuration with DTI  
Full configuration  
Full configuration  
TIM2_CC[2:0]  
Full configuration  
NA  
LETIMER0  
PCNT0  
PCNT1  
PCNT2  
ACMP0  
ACMP1  
VCMP  
ADC0  
Full configuration  
LET0_O[1:0]  
Full configuration, 8-bit count register  
Full configuration, 8-bit count register  
Full configuration, 8-bit count register  
Full configuration  
PCNT0_S[1:0]  
PCNT1_S[1:0]  
PCNT2_S[1:0]  
ACMP0_CH[7:0], ACMP0_O  
ACMP1_CH[7:0], ACMP1_O  
NA  
Full configuration  
Full configuration  
Full configuration  
ADC0_CH[7:0]  
DAC0  
Full configuration  
DAC0_OUT[1:0]  
AES  
Full configuration  
NA  
GPIO  
56 pins  
Available pins are shown in Table 4.3 (p. 57)  
silabs.com | Building a more connected world.  
Rev. 2.10 | 17  
 
 复制成功!