欢迎访问ic37.com |
会员登录 免费注册
发布采购

C8051F530-IM 参数 Datasheet PDF下载

C8051F530-IM图片预览
型号: C8051F530-IM
PDF下载: 下载PDF文件 查看货源
内容描述: 8/4/2 KB ISP功能的Flash MCU系列 [8/4/2 kB ISP Flash MCU Family]
分类和应用:
文件页数/大小: 220 页 / 2701 K
品牌: SILICON [ SILICON ]
 浏览型号C8051F530-IM的Datasheet PDF文件第212页浏览型号C8051F530-IM的Datasheet PDF文件第213页浏览型号C8051F530-IM的Datasheet PDF文件第214页浏览型号C8051F530-IM的Datasheet PDF文件第215页浏览型号C8051F530-IM的Datasheet PDF文件第217页浏览型号C8051F530-IM的Datasheet PDF文件第218页浏览型号C8051F530-IM的Datasheet PDF文件第219页浏览型号C8051F530-IM的Datasheet PDF文件第220页  
C8051F52x-53x  
520  
ANAB  
628+  
This character identifies  
the Silicon Revision  
Figure 21.3. Device Package - QFN 10  
21.2. Reset Behavior  
The reset behavior of C8051F52x and C8051F53x "REV A" devices is different than "REV B" and later  
devices. The differences affect the state of the RST pin during a VDD Monitor reset.  
On "REV A" devices, a V Monitor reset does not affect the state of the RST pin. On "REV B" and later  
DD  
devices, a V Monitor reset will pull the RST pin low for the duration of the brownout condition.  
DD  
21.3. UART Pins  
The reset behavior of C8051F52x and C8051F53x "REV A" devices is different than "REV B" and later  
devices. The location of the pins used by the serial UART interface is different between "REV A" and "REV  
B" devices.  
On "REV A" devices, the TX and RX pins used by the UART interface are mapped to the P0.3 (TX) and  
P0.4 (RX) pins. On "REV B" and later devices, the TX and RX pins used by the UART interface are  
mapped to the P0.4 (TX) and P0.5 (RX) pins.  
21.4. LIN  
The LIN peripheral behavior in "REV A" is different than the behavior of "REV B" and later devices. The  
differences are:  
21.4.1. Stop Bit Check  
On "REV A" devices, the stop bits of the fields in the LIN frame are not checked and no error is generated  
if the stop bits could not be sent or received correctly. On "REV B" and later devices, the stop bits are  
checked, and an error will be generated if the stop bit was not sent or received correctly.  
21.4.2. Synch Break and Synch Field Length Check  
On "REV A" devices, the check of sync field length versus sync break length is incorrect. On "REV B" and  
later devices, the sync break length must be larger than 10 bit times (of the measured bit time) to enable  
the synchronization.  
216  
Rev. 0.3  
 复制成功!