欢迎访问ic37.com |
会员登录 免费注册
发布采购

C8051F502-IM 参数 Datasheet PDF下载

C8051F502-IM图片预览
型号: C8051F502-IM
PDF下载: 下载PDF文件 查看货源
内容描述: 混合信号ISP功能的Flash MCU系列 [Mixed Signal ISP Flash MCU Family]
分类和应用: 微控制器和处理器外围集成电路PC时钟
文件页数/大小: 312 页 / 2813 K
品牌: SILICON [ SILICON ]
 浏览型号C8051F502-IM的Datasheet PDF文件第123页浏览型号C8051F502-IM的Datasheet PDF文件第124页浏览型号C8051F502-IM的Datasheet PDF文件第125页浏览型号C8051F502-IM的Datasheet PDF文件第126页浏览型号C8051F502-IM的Datasheet PDF文件第128页浏览型号C8051F502-IM的Datasheet PDF文件第129页浏览型号C8051F502-IM的Datasheet PDF文件第130页浏览型号C8051F502-IM的Datasheet PDF文件第131页  
C8051F50x-F51x  
IE0 (TCON.1) and IE1 (TCON.3) serve as the interrupt-pending flags for the INT0 and INT1 external inter-  
rupts, respectively. If an INT0 or INT1 external interrupt is configured as edge-sensitive, the corresponding  
interrupt-pending flag is automatically cleared by the hardware when the CPU vectors to the ISR. When  
configured as level sensitive, the interrupt-pending flag remains logic 1 while the input is active as defined  
by the corresponding polarity bit (IN0PL or IN1PL); the flag remains logic 0 while the input is inactive. The  
external interrupt source must hold the input active until the interrupt request is recognized. It must then  
deactivate the interrupt request before execution of the ISR completes or another interrupt request will be  
generated.  
Rev. 1.1  
127  
 复制成功!