欢迎访问ic37.com |
会员登录 免费注册
发布采购

C8051F502-IM 参数 Datasheet PDF下载

C8051F502-IM图片预览
型号: C8051F502-IM
PDF下载: 下载PDF文件 查看货源
内容描述: 混合信号ISP功能的Flash MCU系列 [Mixed Signal ISP Flash MCU Family]
分类和应用: 微控制器和处理器外围集成电路PC时钟
文件页数/大小: 312 页 / 2813 K
品牌: SILICON [ SILICON ]
 浏览型号C8051F502-IM的Datasheet PDF文件第122页浏览型号C8051F502-IM的Datasheet PDF文件第123页浏览型号C8051F502-IM的Datasheet PDF文件第124页浏览型号C8051F502-IM的Datasheet PDF文件第125页浏览型号C8051F502-IM的Datasheet PDF文件第127页浏览型号C8051F502-IM的Datasheet PDF文件第128页浏览型号C8051F502-IM的Datasheet PDF文件第129页浏览型号C8051F502-IM的Datasheet PDF文件第130页  
C8051F50x-F51x  
SFR Definition 14.6. EIP2: Extended Interrupt Priority Enabled 2  
Bit  
7
6
5
4
3
2
1
0
PMAT  
PCAN0  
PREG0  
Name  
Type  
Reset  
R
0
R
0
R
0
R
0
R
0
R/W  
0
R/W  
0
R/W  
0
SFR Address = 0xF7; SFR Page = 0x00 and 0x0F  
Bit  
7:3  
2
Name  
Function  
Unused Read = 00000b; Write = Don’t Care.  
PMAT  
Port Match Interrupt Priority Control.  
This bit sets the priority of the Port Match interrupt.  
0: Port Match interrupt set to low priority level.  
1: Port Match interrupt set to high priority level.  
1
0
PCAN0 CAN0 Interrupt Priority Control.  
This bit sets the priority of the CAN0 interrupt.  
0: CAN0 interrupt set to low priority level.  
1: CAN0 interrupt set to high priority level.  
PREG0 Voltage Regulator Dropout Interrupt Priority Control.  
This bit sets the priority of the Voltage Regulator Dropout interrupt.  
0: Voltage Regulator Dropout interrupt set to low priority level.  
1: Voltage Regulator Dropout interrupt set to high priority level.  
14.3. External Interrupts INT0 and INT1  
The INT0 and INT1 external interrupt sources are configurable as active high or low, edge or level sensi-  
tive. The IN0PL (INT0 Polarity) and IN1PL (INT1 Polarity) bits in the IT01CF register select active high or  
active low; the IT0 and IT1 bits in TCON (Section “26.1. Timer 0 and Timer 1” on page 267) select level or  
edge sensitive. The table below lists the possible configurations.  
IT0  
IN0PL  
INT0 Interrupt  
IT1  
IN1PL  
INT1 Interrupt  
1
1
0
0
0
1
0
1
Active low, edge sensitive  
Active high, edge sensitive  
Active low, level sensitive  
Active high, level sensitive  
1
1
0
0
0
1
0
1
Active low, edge sensitive  
Active high, edge sensitive  
Active low, level sensitive  
Active high, level sensitive  
INT0 and INT1 are assigned to Port pins as defined in the IT01CF register (see SFR Definition 14.7). Note  
that INT0 and INT0 Port pin assignments are independent of any Crossbar assignments. INT0 and INT1  
will monitor their assigned Port pins without disturbing the peripheral that was assigned the Port pin via the  
Crossbar. To assign a Port pin only to INT0 and/or INT1, configure the Crossbar to skip the selected pin(s).  
This is accomplished by setting the associated bit in register XBR0 (see Section “20.3. Priority Crossbar  
Decoder” on page 180 for complete details on configuring the Crossbar).  
126  
Rev. 1.1  
 复制成功!