欢迎访问ic37.com |
会员登录 免费注册
发布采购

C8051F363 参数 Datasheet PDF下载

C8051F363图片预览
型号: C8051F363
PDF下载: 下载PDF文件 查看货源
内容描述: 混合信号ISP功能的Flash MCU系列 [Mixed Signal ISP Flash MCU Family]
分类和应用:
文件页数/大小: 288 页 / 2659 K
品牌: SILICON [ SILICON ]
 浏览型号C8051F363的Datasheet PDF文件第198页浏览型号C8051F363的Datasheet PDF文件第199页浏览型号C8051F363的Datasheet PDF文件第200页浏览型号C8051F363的Datasheet PDF文件第201页浏览型号C8051F363的Datasheet PDF文件第203页浏览型号C8051F363的Datasheet PDF文件第204页浏览型号C8051F363的Datasheet PDF文件第205页浏览型号C8051F363的Datasheet PDF文件第206页  
C8051F360/1/2/3/4/5/6/7/8/9  
18. SMBus  
The SMBus I/O interface is a two-wire, bi-directional serial bus. The SMBus is compliant with the System  
2
Management Bus Specification, version 1.1, and compatible with the I C serial bus. Reads and writes to  
the interface by the system controller are byte oriented with the SMBus interface autonomously controlling  
the serial transfer of the data. Data can be transferred at up to 1/10th of the system clock as a master or  
slave (this can be faster than allowed by the SMBus specification, depending on the system clock used). A  
method of extending the clock-low duration is available to accommodate devices with different speed  
capabilities on the same bus.  
The SMBus interface may operate as a master and/or slave, and may function on a bus with multiple mas-  
ters. The SMBus provides control of SDA (serial data), SCL (serial clock) generation and synchronization,  
arbitration logic, and START/STOP control and generation. Three SFRs are associated with the SMBus:  
SMB0CF configures the SMBus; SMB0CN controls the status of the SMBus; and SMB0DAT is the data  
register, used for both transmitting and receiving SMBus data and slave addresses.  
SMB0CN  
SMB0CF  
M T S S A A A S  
A X T T C R C I  
S M A O K B K  
E I B E S S S S  
N N U X M M M M  
S H S T B B B B  
T O  
E D  
R E  
R L  
Q O  
S
M
B
Y H T F C C  
O O T S S  
L E E 1 0  
D
T
00  
01  
10  
11  
T0 Overflow  
T1 Overflow  
TMR2H Overflow  
TMR2L Overflow  
FILTER  
SCL  
SMBUS CONTROL LOGIC  
Arbitration  
Interrupt  
Request  
SCL Synchronization  
SCL Generation (Master Mode)  
SDA Control  
SCL  
Control  
C
R
O
S
S
B
A
R
N
Data Path  
Control  
SDA  
Control  
IRQ Generation  
Port I/O  
SMB0DAT  
7 6 5 4 3 2 1 0  
SDA  
FILTER  
N
Figure 18.1. SMBus Block Diagram  
202  
Rev. 1.0  
 复制成功!