欢迎访问ic37.com |
会员登录 免费注册
发布采购

SX1232 参数 Datasheet PDF下载

SX1232图片预览
型号: SX1232
PDF下载: 下载PDF文件 查看货源
内容描述: 高链路预算集成的UHF收发器 [High Link Budget Integrated UHF Transceiver]
分类和应用:
文件页数/大小: 97 页 / 1338 K
品牌: SEMTECH [ SEMTECH CORPORATION ]
 浏览型号SX1232的Datasheet PDF文件第51页浏览型号SX1232的Datasheet PDF文件第52页浏览型号SX1232的Datasheet PDF文件第53页浏览型号SX1232的Datasheet PDF文件第54页浏览型号SX1232的Datasheet PDF文件第56页浏览型号SX1232的Datasheet PDF文件第57页浏览型号SX1232的Datasheet PDF文件第58页浏览型号SX1232的Datasheet PDF文件第59页  
SX1232  
WIRELESS & SENSING  
DATASHEET  
5.4.3. Rx Processing  
If the bit synchronizer is disabled, the raw demodulator output is made directly available on DATA pin and no DCLK signal  
is provided.  
Conversely, if the bit synchronizer is enabled, synchronous cleaned data and clock are made available respectively on  
DIO2/DATA and DIO1/DCLK pins. DATA is sampled on the rising edge of DCLK and updated on the falling edge as  
illustrated below.  
DATA (NRZ)  
DCLK  
Figure 30. Rx Processing in Continuous Mode  
Note in Continuous mode it is always recommended to enable the bit synchronizer to clean the DATA signal even if the  
DCLK signal is not used by the uC (bit synchronizer is automatically enabled in Packet mode).  
5.5. Packet Mode  
5.5.1. General Description  
In Packet mode the NRZ data to (from) the (de)modulator is not directly accessed by the uC but stored in the FIFO and  
accessed via the SPI interface.  
In addition, the SX1232 packet handler performs several packet oriented tasks such as Preamble and Sync word  
generation, CRC calculation/check, whitening/dewhitening of data, Manchester encoding/decoding, address filtering, etc.  
This simplifies software and reduces uC overhead by performing these repetitive tasks within the RF chip itself.  
Another important feature is ability to fill and empty the FIFO in Sleep/Stdby mode, ensuring optimum power consumption  
and adding more flexibility for the software.  
Rev 3 - August 2012  
Page 55  
www.semtech.com  
 复制成功!