欢迎访问ic37.com |
会员登录 免费注册
发布采购

S3C4510B 参数 Datasheet PDF下载

S3C4510B图片预览
型号: S3C4510B
PDF下载: 下载PDF文件 查看货源
内容描述: 三星S3C4510B的16位/ 32位RISC微控制器是一款高性价比,高性能的基于以太网的系统微控制器解决方案。 [Samsungs S3C4510B 16/32-bit RISC microcontroller is a cost-effective, high-performance microcontroller solution for Ethernet-based systems.]
分类和应用: 微控制器以太网
文件页数/大小: 422 页 / 2160 K
品牌: SAMSUNG [ SAMSUNG ]
 浏览型号S3C4510B的Datasheet PDF文件第68页浏览型号S3C4510B的Datasheet PDF文件第69页浏览型号S3C4510B的Datasheet PDF文件第70页浏览型号S3C4510B的Datasheet PDF文件第71页浏览型号S3C4510B的Datasheet PDF文件第73页浏览型号S3C4510B的Datasheet PDF文件第74页浏览型号S3C4510B的Datasheet PDF文件第75页浏览型号S3C4510B的Datasheet PDF文件第76页  
INSTRUCTION SET  
S3C4510B  
Memory  
A
Register  
A
A+3  
24  
24  
B
C
D
B
C
D
A+2  
A+1  
A
16  
16  
8
8
0
0
LDR from word aligned address  
Memory  
A
Register  
A
A+3  
24  
24  
B
C
D
B
C
D
A+2  
A+1  
A
16  
16  
8
8
0
0
LDR from address offset by 2  
Figure 3-15. Little-Endian Offset Addressing  
Big-Endian Configuration  
A byte load (LDRB) expects the data on data bus inputs 31 through 24 if the supplied address is on a word  
boundary, on data bus inputs 23 through 16 if it is a word address plus one byte, and so on. The selected byte is  
placed in the bottom 8 bits of the destination register and the remaining bits of the register are filled with zeros.  
Please see Figure 2-1.  
A byte store (STRB) repeats the bottom 8 bits of the source register four times across data bus outputs 31  
through 0. The external memory system should activate the appropriate byte subsystem to store the data.  
A word load (LDR) should generate a word aligned address. An address offset of 0 or 2 from a word boundary will  
cause the data to be rotated into the register so that the addressed byte occupies bits 31 through 24. This means  
that half-words accessed at these offsets will be correctly loaded into bits 16 through 31 of the register. A shift  
operation is then required to move (and optionally sign extend) the data into the bottom 16 bits. An address offset  
of 1 or 3 from a word boundary will cause the data to be rotated into the register so that the addressed byte  
occupies bits 15 through 8.  
A word store (STR) should generate a word aligned address. The word presented to the data bus is not affected if  
the address is not word aligned. That is, bit 31 of the register being stored always appears on data bus output 31.  
3-30  
 复制成功!