欢迎访问ic37.com |
会员登录 免费注册
发布采购

K4S641632H-UC75 参数 Datasheet PDF下载

K4S641632H-UC75图片预览
型号: K4S641632H-UC75
PDF下载: 下载PDF文件 查看货源
内容描述: 64MB H- SDRAM芯片规格54 TSOP- II与无铅(符合RoHS) [64Mb H-die SDRAM Specification 54 TSOP-II with Pb-Free (RoHS compliant)]
分类和应用: 存储内存集成电路光电二极管动态存储器时钟
文件页数/大小: 14 页 / 146 K
品牌: SAMSUNG [ SAMSUNG ]
 浏览型号K4S641632H-UC75的Datasheet PDF文件第6页浏览型号K4S641632H-UC75的Datasheet PDF文件第7页浏览型号K4S641632H-UC75的Datasheet PDF文件第8页浏览型号K4S641632H-UC75的Datasheet PDF文件第9页浏览型号K4S641632H-UC75的Datasheet PDF文件第10页浏览型号K4S641632H-UC75的Datasheet PDF文件第11页浏览型号K4S641632H-UC75的Datasheet PDF文件第12页浏览型号K4S641632H-UC75的Datasheet PDF文件第13页  
SDRAM 64Mb H-die (x4, x8, x16)  
CMOS SDRAM  
SIMPLIFIED TRUTH TABLE  
(V=Valid, X=Dont care, H=Logic high, L=Logic low)  
A11,  
A9 ~ A0  
Command  
Mode register set  
CKEn-1 CKEn  
CS  
RAS  
CAS  
WE  
DQM BA0,1  
A10/AP  
Note  
Register  
Refresh  
H
H
X
H
L
L
L
L
L
X
OP code  
1,2  
3
Auto refresh  
L
L
L
H
X
X
X
X
Entry  
Exit  
3
Self  
refresh  
L
H
L
H
X
L
H
X
H
H
X
H
3
L
H
H
H
X
X
3
Bank active & row addr.  
X
X
V
V
Row address  
Read &  
column address  
Auto precharge disable  
Auto precharge enable  
Auto precharge disable  
Auto precharge enable  
L
H
L
4
4,5  
4
Column  
address  
L
H
L
H
Write &  
column address  
Column  
address  
H
H
H
X
X
X
L
L
L
H
H
L
L
H
H
L
L
L
X
X
X
V
H
4,5  
6
Burst stop  
Precharge  
X
Bank selection  
All banks  
V
X
L
X
H
H
L
X
V
X
X
H
X
V
X
X
H
X
V
X
X
H
X
V
X
V
X
X
H
X
V
Entry  
Exit  
H
L
L
H
L
X
X
X
Clock suspend or  
active power down  
X
X
X
H
L
Entry  
H
Precharge power down mode  
H
L
Exit  
L
H
H
H
X
X
V
X
DQM  
X
X
7
H
L
X
H
X
H
No operation command  
Notes :  
1. OP Code : Operand code  
A0 ~ A11 & BA0 ~ BA1 : Program keys. (@ MRS)  
2. MRS can be issued only at all banks precharge state.  
A new command can be issued after 2 CLK cycles of MRS.  
3. Auto refresh functions are as same as CBR refresh of DRAM.  
The automatical precharge without row precharge command is meant by "Auto".  
Auto/self refresh can be issued only at all banks precharge state.  
4. BA0 ~ BA1 : Bank select addresses.  
If both BA0 and BA1 are "Low" at read, write, row active and precharge, bank A is selected.  
If both BA0 is "Low" and BA1 is "High" at read, write, row active and precharge, bank B is selected.  
If both BA0 is "High" and BA1 is "Low" at read, write, row active and precharge, bank C is selected.  
If both BA0 and BA1 are "High" at read, write, row active and precharge, bank D is selected.  
If A10/AP is "High" at row precharge, BA0 and BA1 is ignored and all banks are selected.  
5. During burst read or write with auto precharge, new read/write command can not be issued.  
Another bank read/write command can be issued after the end of burst.  
New row active of the associated bank can be issued at tRP after the end of burst.  
6. Burst stop command is valid at every burst length.  
7. DQM sampled at positive going edge of a CLK and masks the data-in at the very CLK (Write DQM latency is 0),  
but makes Hi-Z state the data-out of 2 CLK cycles after. (Read DQM latency is 2)  
Rev. 1.3 August 2004  
 复制成功!