S T S 2621
S amHop Microelectronics C orp.
J un.6 2005
Dual P -C hannel E nhancement Mode Field E ffect Transistor
P R ODUC T S UMMAR Y
V
DS S
-20V
F E AT UR E S
( m
W
) MAX
I
D
-2A
R
DS (ON)
S uper high dense cell design for low R
DS (ON
).
130 @ V
G S
= -4.5V
190 @ V
G S
= -2.5V
TS OP 6
Top View
R ugged and reliable.
S OT-26 P ackage.
D1
D2
G1
S1
G2
1
2
3
6
5
4
D1
S2
D2
G1
S1
G2
S2
ABS OLUTE MAXIMUM R ATINGS (T
A
=25 C unless otherwise noted)
P arameter
Drain-S ource Voltage
Gate-S ource Voltage
Drain C urrent-C ontinuous
a
@ T
C
=25 C
b
-P ulsed
Drain-S ource Diode Forward C urrent
a
Maximum P ower Dissipation
a
Operating Junction and S torage
Temperature R ange
S ymbol
V
DS
V
GS
I
D
I
DM
I
S
P
D
T
J
, T
S TG
Limit
-20
10
-2
-7
-1.25
1
-55 to 150
Unit
V
V
A
A
A
W
C
THE R MAL C HAR AC TE R IS TIC S
Thermal R esistance, Junction-to-Ambient
a
R
JA
125
C /W
1