S T M4963
S amHop Microelectronics C orp.
P reliminary May.20 2004
Dual P -C hannel E nhancement Mode Field E ffect Transistor
P R ODUC T S UMMAR Y
V
DS S
-30V
F E AT UR E S
( m
W
) MAX
I
D
-5A
R
DS (ON)
S uper high dense cell design for low R
DS (ON
).
45 @ V
G S
= -10V
60 @ V
G S
= -4.5V
R ugged and reliable.
S urface Mount P ackage.
D1
8
D1
7
D2
6
D2
5
S O-8
1
1
2
3
4
S1
G1
S2
G2
ABS OLUTE MAXIMUM R ATINGS (T
A
=25 C unless otherwise noted)
P arameter
Drain-S ource Voltage
Gate-S ource Voltage
Drain C urrent-C ontinuous
a
@ T
J
=125 C
b
-P ulsed
(300us Pulse Width)
Drain-S ource Diode Forward C urrent
a
Maximum P ower Dissipation
a
Operating Junction and S torage
Temperature R ange
S ymbol
V
DS
V
GS
I
D
I
DM
I
S
P
D
T
J
, T
S TG
Limit
-30
20
-5
-25
-1.7
2
-55 to 150
Unit
V
V
A
A
A
W
C
THE R MAL C HAR AC TE R IS TIC S
Thermal R esistance, Junction-to-Ambient
a
R
JA
62.5
C /W
1