欢迎访问ic37.com |
会员登录 免费注册
发布采购

M30833FJGP 参数 Datasheet PDF下载

M30833FJGP图片预览
型号: M30833FJGP
PDF下载: 下载PDF文件 查看货源
内容描述: 单芯片16位/ 32位微机的CMOS [SINGLE-CHIP 16/32-BIT CMOS MICROCOMPUTER]
分类和应用: 外围集成电路计算机时钟
文件页数/大小: 94 页 / 841 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号M30833FJGP的Datasheet PDF文件第44页浏览型号M30833FJGP的Datasheet PDF文件第45页浏览型号M30833FJGP的Datasheet PDF文件第46页浏览型号M30833FJGP的Datasheet PDF文件第47页浏览型号M30833FJGP的Datasheet PDF文件第49页浏览型号M30833FJGP的Datasheet PDF文件第50页浏览型号M30833FJGP的Datasheet PDF文件第51页浏览型号M30833FJGP的Datasheet PDF文件第52页  
M32C/83 Group (M32C/83, M32C/83T)  
VCC=5V  
o
Timing Requirements (VCC = 4.2 to 5.5V, VSS = 0V at Topr = –20 to 85 C unless otherwise specified)  
Table 5.7 External Clock Input  
Standard  
Symbol  
Parameter  
Unit  
Min  
33  
Max  
tc  
External Clock Input Cycle Time  
ns  
ns  
ns  
ns  
ns  
tw(H)  
tw(L)  
tr  
External Clock Input High ("H") Pulse Width  
External Clock Input Low ("L") Pulse Width  
External Clock Rise Time  
13  
13  
5
5
tf  
External Clock Fall Time  
Table 5.8 Memory Expansion and Microprocessor Modes  
Standard  
Symbol  
Parameter  
Unit  
Min  
Max  
tac1(RD-DB)  
tac1(AD-DB)  
tac2(RD-DB)  
tac2(AD-DB)  
tac3(RD-DB)  
Data Input Access Time (RD standard, with no wait state)  
(Note 1) ns  
(Note 1) ns  
(Note 1) ns  
(Note 1) ns  
(Note 1) ns  
Data Input Access Time (AD standard, CS standard, with no wait state)  
Data Input Access Time (RD standard, with a wait state)  
Data Input Access Time (AD standard, CS standard, with a wait state)  
Data Input Access Time (RD standard, when accessing a space with the multiplexed bus)  
Data Input Access Time (AD standard, CS standard, when accessing a space with the multiplexed  
bus)  
tac3(AD-DB)  
(Note 1) ns  
tac4(RAS-DB) Data Input Access Time (RAS standard, when accessing a DRAM space)  
tac4(CAS-DB) Data Input Access Time (CAS standard, when accessing a DRAM space)  
tac4(CAD-DB) Data Input Access Time (CAD standard, when accessing a DRAM space)  
(Note 1) ns  
(Note 1) ns  
(Note 1) ns  
tsu(DB-BCLK)  
Data Input Setup Time  
26  
26  
30  
0
ns  
ns  
ns  
ns  
ns  
ns  
ns  
tsu(RDY-BCLK) RDY Input Setup Time  
tsu(HOLD-BCLK) HOLD Input Setup Time  
th(RD-DB)  
Data Input Hold Time  
Data Input Hold Time  
RDY Input Hold Time  
th(CAS-DB)  
th(BCLK-RDY)  
0
0
th(BCLK-HOLD) HOLD Input Hold Time  
td(BCLK-HLDA) HLDA Output Delay Time  
NOTES:  
0
25  
ns  
1. Values can be obtained from the following equations, according to BCLK frequecncy. Insert a wait state or lower  
the operation frequency, f(BCLK), if the calculated value is negative.  
109  
35  
35  
t
ac1(RD DB)  
=
=
[ns]  
[ns]  
f
(BCLK) X 2  
10 9  
(BCLK)  
t
ac1(AD DB)  
f
109X m  
(BCLK) X 2  
109 X n  
[ns] (m=3 with 1 wait state, m=5 with 2 wait states  
and m=7 with 3 wait states)  
35  
35  
35  
35  
t
ac2(RD DB)  
=
=
=
=
f
t
ac2(AD DB)  
[ns] (n=2 with 1 wait state, n=3 with 2 wait states  
and n=4 with 3 wait states)  
f(BCLK)  
109 X m  
(BCLK) X 2  
[ns] (m=3 with 2 wait states and m=5 with 3 wait states)  
[ns] (n=5 with 2 wait states and n=7 with 3 wait states)  
[ns] (m=3 with 1 wait state and m=5 with 2 wait states)  
t
ac3(RD DB)  
f
109 X n  
(BCLK) X 2  
t
ac3(AD DB)  
f
109X m  
35  
t
ac4(RAS DB)  
ac4(CAS DB)  
=
=
=
f(BCLK) X 2  
109 X n  
35  
35  
[ns] (n=1 with 1 wait state and n=3 when 2 wait states)  
[ns] (l=1 with 1 wait state and l=2 with 2 wait states)  
t
f
(BCLK) X 2  
109X l  
t
ac4(CAD DB)  
f
(BCLK)  
Page 48  
Rev. 1.41 Jan.31, 2006  
REJ03B0013-0141  
of 91  
 复制成功!