欢迎访问ic37.com |
会员登录 免费注册
发布采购

M30621FCAGP 参数 Datasheet PDF下载

M30621FCAGP图片预览
型号: M30621FCAGP
PDF下载: 下载PDF文件 查看货源
内容描述: 单芯片16位CMOS微机 [SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER]
分类和应用: 微控制器和处理器外围集成电路计算机时钟
文件页数/大小: 242 页 / 3296 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号M30621FCAGP的Datasheet PDF文件第10页浏览型号M30621FCAGP的Datasheet PDF文件第11页浏览型号M30621FCAGP的Datasheet PDF文件第12页浏览型号M30621FCAGP的Datasheet PDF文件第13页浏览型号M30621FCAGP的Datasheet PDF文件第15页浏览型号M30621FCAGP的Datasheet PDF文件第16页浏览型号M30621FCAGP的Datasheet PDF文件第17页浏览型号M30621FCAGP的Datasheet PDF文件第18页  
Mitsubishi microcomputers  
M16C / 62A Group (80-pin)  
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER  
CPU  
• Bit 7: Stack pointer select flag (U flag)  
Interrupt stack pointer (ISP) is selected when this flag is “0” ; user stack pointer (USP) is selected  
when this flag is “1”.  
This flag is cleared to “0” when a hardware interrupt is acknowledged or an INT instruction of software  
interrupt Nos. 0 to 31 is executed.  
• Bits 8 to 11: Reserved area  
• Bits 12 to 14: Processor interrupt priority level (IPL)  
Processor interrupt priority level (IPL) is configured with three bits, for specification of up to eight  
processor interrupt priority levels from level 0 to level 7.  
If a requested interrupt has priority greater than the processor interrupt priority level (IPL), the interrupt  
is enabled.  
• Bit 15: Reserved area  
The C, Z, S, and O flags are changed when instructions are executed. See the software manual for  
details.  
b15  
b0  
IPL  
Flag register (FLG)  
U
I O B S Z D C  
Carry flag  
Debug flag  
Zero flag  
Sign flag  
Register bank select flag  
Overflow flag  
Interrupt enable flag  
Stack pointer select flag  
Reserved area  
Processor interrupt priority level  
Reserved area  
Figure 1.5.2. Flag register (FLG)  
13