欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417709SF133B 参数 Datasheet PDF下载

HD6417709SF133B图片预览
型号: HD6417709SF133B
PDF下载: 下载PDF文件 查看货源
内容描述: 瑞萨32位RISC单片机超级RISC引擎族/ SH7700系列 [Renesas 32-Bit RISC Microcomputer Super RISC engine Family/SH7700 Series]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 807 页 / 4409 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417709SF133B的Datasheet PDF文件第361页浏览型号HD6417709SF133B的Datasheet PDF文件第362页浏览型号HD6417709SF133B的Datasheet PDF文件第363页浏览型号HD6417709SF133B的Datasheet PDF文件第364页浏览型号HD6417709SF133B的Datasheet PDF文件第366页浏览型号HD6417709SF133B的Datasheet PDF文件第367页浏览型号HD6417709SF133B的Datasheet PDF文件第368页浏览型号HD6417709SF133B的Datasheet PDF文件第369页  
IRQOUT Pin Assertion Conditions:  
When a memory refresh request has been generated but the refresh cycle has not yet begun  
When an interrupt is generated with an interrupt request level higher than the setting of the  
interrupt mask bits (I3–I0) in the status register (SR). (This does not depend on the SR.BL bit.)  
10.3.9 Bus Pull-Up  
With the SH7709S, address pin pull-up can be performed when the bus is released by setting the  
PULA bit in BCR1 to 1. The address pins are pulled up for a 4-clock period after BACK is  
asserted. Figure 10.41 shows the address pin pull-up timing. Similarly, data pin pull-up can be  
performed by setting the PULD bit in BCR1 to 1. The data pins should be pulled up when the data  
bus is not in use. The data pin pull-up timing for a read cycle is shown in figure 10.42, and the  
timing for a write cycle in figure 10.43.  
CKIO  
A25 to A0  
Pull-up  
Hi-Z  
BACK  
Figure 10.41 Pull-Up Timing for Pins A25 to A0  
Rev. 5.00, 09/03, page 321 of 760  
 复制成功!