欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417709SF133B 参数 Datasheet PDF下载

HD6417709SF133B图片预览
型号: HD6417709SF133B
PDF下载: 下载PDF文件 查看货源
内容描述: 瑞萨32位RISC单片机超级RISC引擎族/ SH7700系列 [Renesas 32-Bit RISC Microcomputer Super RISC engine Family/SH7700 Series]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 807 页 / 4409 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417709SF133B的Datasheet PDF文件第24页浏览型号HD6417709SF133B的Datasheet PDF文件第25页浏览型号HD6417709SF133B的Datasheet PDF文件第26页浏览型号HD6417709SF133B的Datasheet PDF文件第27页浏览型号HD6417709SF133B的Datasheet PDF文件第29页浏览型号HD6417709SF133B的Datasheet PDF文件第30页浏览型号HD6417709SF133B的Datasheet PDF文件第31页浏览型号HD6417709SF133B的Datasheet PDF文件第32页  
19.11.1 Register Description............................................................................................. 605  
19.11.2 Port K Data Register (PKDR) .............................................................................. 606  
19.12 Port L................................................................................................................................. 607  
19.12.1 Register Description............................................................................................. 607  
19.12.2 Port L Data Register (PLDR) ............................................................................... 608  
19.13 SC Port .............................................................................................................................. 609  
19.13.1 Register Description............................................................................................. 609  
19.13.2 SC Port Data Register (SCPDR) .......................................................................... 610  
Section 20 A/D Converter ................................................................................................. 613  
20.1 Overview........................................................................................................................... 613  
20.1.1 Features ................................................................................................................ 613  
20.1.2 Block Diagram ..................................................................................................... 614  
20.1.3 Input Pins.............................................................................................................. 615  
20.1.4 Register Configuration ......................................................................................... 616  
20.2 Register Descriptions......................................................................................................... 617  
20.2.1 A/D Data Registers A to D (ADDRA to ADDRD).............................................. 617  
20.2.2 A/D Control/Status Register (ADCSR)................................................................ 618  
20.2.3 A/D Control Register (ADCR)............................................................................. 621  
20.3 Bus Master Interface.......................................................................................................... 622  
20.4 Operation........................................................................................................................... 623  
20.4.1 Single Mode (MULTI = 0)................................................................................... 623  
20.4.2 Multi Mode (MULTI = 1, SCN = 0) .................................................................... 625  
20.4.3 Scan Mode (MULTI = 1, SCN = 1) ..................................................................... 627  
20.4.4 Input Sampling and A/D Conversion Time.......................................................... 629  
20.4.5 External Trigger Input Timing ............................................................................. 630  
20.5 Interrupts ........................................................................................................................... 631  
20.6 Definitions of A/D Conversion Accuracy ......................................................................... 631  
20.7 Usage Notes....................................................................................................................... 632  
20.7.1 Setting Analog Input Voltage............................................................................... 632  
20.7.2 Processing of Analog Input Pins .......................................................................... 632  
20.7.3 Access Size and Read Data .................................................................................. 633  
Section 21 D/A Converter ................................................................................................. 635  
21.1 Overview........................................................................................................................... 635  
21.1.1 Features ................................................................................................................ 635  
21.1.2 Block Diagram ..................................................................................................... 635  
21.1.3 I/O Pins................................................................................................................. 636  
21.1.4 Register Configuration ......................................................................................... 636  
21.2 Register Descriptions......................................................................................................... 637  
21.2.1 D/A Data Registers 0 and 1 (DADR0/1).............................................................. 637  
21.2.2 D/A Control Register (DACR)............................................................................. 637  
21.3 Operation........................................................................................................................... 639  
Rev. 5.00, 09/03, page xxviii of xliv  
 复制成功!