欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第832页浏览型号HD6417750SBP200的Datasheet PDF文件第833页浏览型号HD6417750SBP200的Datasheet PDF文件第834页浏览型号HD6417750SBP200的Datasheet PDF文件第835页浏览型号HD6417750SBP200的Datasheet PDF文件第837页浏览型号HD6417750SBP200的Datasheet PDF文件第838页浏览型号HD6417750SBP200的Datasheet PDF文件第839页浏览型号HD6417750SBP200的Datasheet PDF文件第840页  
Bit 15—Condition Match Flag A (CMFA): Set to 1 when a break condition set for channel A is  
satisfied. This flag is not cleared to 0 (to confirm that the flag is set again after once being set, it  
should be cleared with a write.)  
Bit 15: CMFA  
Description  
0
1
Channel A break condition is not matched  
Channel A break condition match has occurred  
(Initial value)  
Bit 14—Condition Match Flag B (CMFB): Set to 1 when a break condition set for channel B is  
satisfied. This flag is not cleared to 0 (to confirm that the flag is set again after once being set, it  
should be cleared with a write.)  
Bit 14: CMFB  
Description  
0
1
Channel B break condition is not matched  
Channel B break condition match has occurred  
(Initial value)  
Bits 13 to 11—Reserved: These bits are always read as 0, and should only be written with 0.  
Bit 10—Instruction Access Break Select A (PCBA): Specifies whether a channel A instruction  
access cycle break is to be effected before or after the instruction is executed. This bit is not  
initialized by a power-on reset or manual reset.  
Bit 10: PCBA  
Description  
0
1
Channel A PC break is effected before instruction execution  
Channel A PC break is effected after instruction execution  
Bits 9 and 8—Reserved: These bits are always read as 0, and should only be written with 0.  
Bit 7—Data Break Enable B (DBEB): Specifies whether the data bus condition is to be included  
in the channel B break conditions. This bit is not initialized by a power-on reset or manual reset.  
Bit 7: DBEB  
Description  
0
1
Data bus condition is not included in channel B conditions  
Data bus condition is included in channel B conditions  
Note: When the data bus is included in the break conditions, bits IDB1–0 in break bus cycle  
register B (BBRB) should be set to 10 or 11.  
Rev. 6.0, 07/02, page 784 of 986  
 复制成功!