欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第831页浏览型号HD6417750SBP200的Datasheet PDF文件第832页浏览型号HD6417750SBP200的Datasheet PDF文件第833页浏览型号HD6417750SBP200的Datasheet PDF文件第834页浏览型号HD6417750SBP200的Datasheet PDF文件第836页浏览型号HD6417750SBP200的Datasheet PDF文件第837页浏览型号HD6417750SBP200的Datasheet PDF文件第838页浏览型号HD6417750SBP200的Datasheet PDF文件第839页  
Bits 31 to 0—Break Data Mask B31 to B0 (BDMB31–BDMB0): These bits specify whether the  
corresponding bit of the channel B break data B31 to B0 (BDB31–BDB0) set in BDRB is to be  
masked.  
Bit 31–0: BDMBn  
Description  
0
1
Channel B break data bit BDBn is included in break conditions  
Channel B break data bit BDBn is masked, and not included in break  
conditions  
n = 31 to 0  
Note: When the data bus value is included in the break conditions, the operand size should be  
specified. When byte size is specified, set the same data in bits 15–8 and 7–0 of BDRB and  
BDMRB.  
20.2.11 Break Bus Cycle Register B (BBRB)  
BBRB is the channel B bus break register. The bit configuration is the same as for BBRA.  
20.2.12 Break Control Register (BRCR)  
Bit:  
15  
CMFA  
0
14  
CMFB  
0
13  
0
12  
0
11  
0
10  
PCBA  
*
9
0
8
0
Initial value:  
R/W:  
R/W  
R/W  
R
R
R
R/W  
R
R
Bit:  
7
DBEB  
*
6
PCBB  
*
5
0
4
0
3
2
0
1
0
0
UBDE  
0
SEQ  
*
Initial value:  
R/W:  
R/W  
R/W  
R
R
R/W  
R
R
R/W  
Note: *: Undefined  
The break control register (BRCR) is a 16-bit readable/writable register that specifies (1) whether  
channels A and B are to be used as two independent channels or in a sequential condition, (2)  
whether the break is to be effected before or after instruction execution, (3) whether the BDRB  
register is to be included in the channel B break conditions, and (4) whether the user break debug  
function is to be used. BRCR also contains condition match flags. The CMFA, CMFB, and UBDE  
bits in BRCR are initialized to 0 by a power-on reset, but retain their value in standby mode. The  
value of the PCBA, DBEB, PCBB, and SEQ bits is undefined after a power-on reset or manual  
reset, so these bits should be initialized by software as necessary.  
Rev. 6.0, 07/02, page 783 of 986  
 复制成功!