欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第794页浏览型号HD6417750SBP200的Datasheet PDF文件第795页浏览型号HD6417750SBP200的Datasheet PDF文件第796页浏览型号HD6417750SBP200的Datasheet PDF文件第797页浏览型号HD6417750SBP200的Datasheet PDF文件第799页浏览型号HD6417750SBP200的Datasheet PDF文件第800页浏览型号HD6417750SBP200的Datasheet PDF文件第801页浏览型号HD6417750SBP200的Datasheet PDF文件第802页  
Bit:  
15  
14  
13  
12  
11  
10  
9
8
PTIREN15 PTIREN14 PTIREN13 PTIREN12 PTIREN11 PTIREN10 PTIREN9 PTIREN8  
Initial value:  
R/W:  
0
0
0
0
0
0
0
0
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
Bit:  
7
6
5
4
3
2
1
0
PTIREN7 PTIREN6 PTIREN5 PTIREN4 PTIREN3 PTIREN2 PTIREN1 PTIREN0  
Initial value:  
R/W:  
0
0
0
0
0
0
0
0
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
Bit n (n = 0–15)—Port Interrupt Enable (PTIRENn): Specifies whether interrupt input is  
performed for each bit.  
Bit n: PTIRENn  
Description  
0
1
Port m (m = 0–15) of 16-bit port is used as a normal I/O port (Initial value)  
Port m (m = 0–15) of 16-bit port is used as a GPIO interrupt*  
Note: * When using an interrupt, set the corresponding port to input in the PCTRA register before  
making the PTIRENn setting.  
18.2.6 Serial Port Register (SCSPTR1)  
Bit:  
7
EIO  
0
6
0
5
0
4
0
3
2
1
0
SPB1IO SPB1DT SPB0IO SPB0DT  
Initial value:  
R/W:  
0
0
R/W  
R/W  
R/W  
R/W  
R/W  
The serial port register (SCSPTR1) is an 8-bit readable/writable register that controls input/output  
and data for the port pins multiplexed with the serial communication interface (SCI) pins. Input  
data can be read from the RxD pin, output data written to the TxD pin, and breaks in serial  
transmission/reception controlled, by means of bits 1 and 0. SCK pin data reading and output data  
writing can be performed by means of bits 3 and 2. Bit 7 controls enabling and disabling of the  
RXI interrupt.  
SCSPTR1 can be read or written to by the CPU at all times. All SCSPTR1 bits except bits 2 and 0  
are initialized to H'00 by a power-on reset or manual reset; the value of bits 2 and 0 is undefined.  
SCSPTR1 is not initialized in the module standby state or standby mode.  
Bit 7—Error Interrupt Only (EIO): See section 15.2.8, Serial Port Register (SCSPTR1).  
Bits 6 to 4—Reserved: These bits are always read as 0, and should only be written with 0.  
Rev. 6.0, 07/02, page 746 of 986  
 复制成功!