欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第793页浏览型号HD6417750SBP200的Datasheet PDF文件第794页浏览型号HD6417750SBP200的Datasheet PDF文件第795页浏览型号HD6417750SBP200的Datasheet PDF文件第796页浏览型号HD6417750SBP200的Datasheet PDF文件第798页浏览型号HD6417750SBP200的Datasheet PDF文件第799页浏览型号HD6417750SBP200的Datasheet PDF文件第800页浏览型号HD6417750SBP200的Datasheet PDF文件第801页  
Bit 2n (n = 0–3)—Port I/O Control (PBnIO): Specifies whether each bit in the 4-bit port is an  
input or an output.  
Bit 2n: PBnIO  
Description  
0
1
Bit m (m = 16–19) of 4-bit port is an input  
Bit m (m = 16–19) of 4-bit port is an output  
(Initial value)  
18.2.4 Port Data Register B (PDTRB)  
Port data register B (PDTRB) is a 16-bit readable/writable register used as a data latch for each bit  
in the 4-bit port. When a bit is set as an output, the value written to the PDTRB register is output  
from the external pin. When a value is read from the PDTRB register while a bit is set as an input,  
the external pin value sampled on the external bus clock is read. When a bit is set as an output, the  
value written to the PDTRB register is read.  
PDTRB is not initialized by a power-on or manual reset, or in standby mode, and retains its  
contents.  
Bit:  
15  
0
14  
0
13  
0
12  
0
11  
0
10  
0
9
0
8
0
Initial value:  
R/W:  
R
R
R
R
R
R
R
R
Bit:  
7
0
6
0
5
0
4
0
3
2
1
0
PB19DT PB18DT PB17DT PB16DT  
Initial value:  
R/W:  
R
R
R
R
R/W  
R/W  
R/W  
R/W  
18.2.5 GPIO Interrupt Control Register (GPIOIC)  
The GPIO interrupt control register (GPIOIC) is a 16-bit readable/writable register that performs  
16-bit interrupt input control.  
GPIOIC is initialized to H'00000000 by a power-on reset. It is not initialized by a manual reset or  
in standby mode, and retains its contents.  
GPIO interrupts are active-low level interrupts. Bit-by-bit masking is possible, and the OR of all  
the bits set as GPIO interrupts is used for interrupt detection. Which bits interrupts are input to can  
be identified by reading the PDTRA register.  
Rev. 6.0, 07/02, page 745 of 986  
 复制成功!