欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第499页浏览型号HD6417750SBP200的Datasheet PDF文件第500页浏览型号HD6417750SBP200的Datasheet PDF文件第501页浏览型号HD6417750SBP200的Datasheet PDF文件第502页浏览型号HD6417750SBP200的Datasheet PDF文件第504页浏览型号HD6417750SBP200的Datasheet PDF文件第505页浏览型号HD6417750SBP200的Datasheet PDF文件第506页浏览型号HD6417750SBP200的Datasheet PDF文件第507页  
Common memory  
(64 MB)  
Access  
by CS5 wait  
controller  
Virtual  
address space  
Physical I/O  
addresses  
1 kB IO 1  
page  
Virtual  
address space  
Access  
by CS6 wait  
controller  
IO 1  
IO 2  
Common  
memory 1  
Common  
memory 2  
Card 1  
on CS5  
IO 2  
Attribute memory  
(64 MB)  
Attribute memory  
I/O space 1  
1 kB  
page  
Different virtual pages  
mapped to the same  
physical page  
I/O space 2  
.
.
.
Example of I/O spaces with different cycle times  
(less than 1 kB)  
I/O space  
(64 MB)  
Card 2  
on CS6  
.
.
.
The page size can be 1 kB, 4 kB, 64 kB, or 1 MB.  
Example of PCMCIA interface mapping  
Figure 13.52 PCMCIA Space Allocation  
I/O Card Interface Timing: Figures 13.53 and 13.54 show the timing for the PCMCIA I/O card  
interface.  
When an I/O card interface access is made to a PCMCIA card in little-endian mode, dynamic  
sizing of the I/O bus width is possible using the ,2,649 pin. When a 16-bit bus width is set, if the  
,2,649 signal is high during a word-size I/O bus cycle, the I/O port is recognized as being 8 bits  
in width. In this case, a data access for only 8 bits is performed in the I/O bus cycle being  
executed, followed automatically by a data access for the remaining 8 bits. Dynamic bus sizing is  
also performed in the case of byte-size access to address 2n + 1.  
Figure 13.55 shows the basic timing for dynamic bus sizing.  
Rev. 6.0, 07/02, page 451 of 986  
 复制成功!