欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第457页浏览型号HD6417750SBP200的Datasheet PDF文件第458页浏览型号HD6417750SBP200的Datasheet PDF文件第459页浏览型号HD6417750SBP200的Datasheet PDF文件第460页浏览型号HD6417750SBP200的Datasheet PDF文件第462页浏览型号HD6417750SBP200的Datasheet PDF文件第463页浏览型号HD6417750SBP200的Datasheet PDF文件第464页浏览型号HD6417750SBP200的Datasheet PDF文件第465页  
Refresh Timing: The bus state controller includes a function for controlling DRAM refreshing.  
Distributed refreshing using a CAS-before-RAS cycle can be performed for DRAM by clearing  
the RMODE bit to 0 and setting the RFSH bit to 1 in MCR. Self-refresh mode is also supported.  
CAS-before-RAS Refresh  
When CAS-before-RAS refresh cycles are executed, refreshing is performed at intervals  
determined by the input clock selected by bits CKS2–CKS0 in RTCSR, and the value set in  
RTCOR. The value of bits CKS2–CKS0 in RTCOR should be set so as to satisfy the  
specification for the DRAM refresh interval. First make the settings for RTCOR, RTCNT, and  
the RMODE and RFSH bits in MCR, then make the CKS2–CKS0 setting. When the clock is  
selected by CKS2–CKS0, RTCNT starts counting up from the value at that time. The RTCNT  
value is constantly compared with the RTCOR value, and if the two values are the same, a  
refresh request is generated and the %$&. pin goes high. If the SH7750 Series’ external bus  
can be used, CAS-before-RAS refreshing is performed. At the same time, RTCNT is cleared to  
zero and the count-up is restarted. Figure 13.23 shows the operation of CAS-before-RAS  
refreshing.  
RTCNT cleared to 0 when  
RTCNT = RTCOR  
RTCNT value  
RTCOR-1  
H'00000000  
Time  
RTCSR.CKS2–0  
= 000  
000  
Refresh  
request  
Refresh request cleared  
by start of refresh cycle  
External bus  
CAS-before-RAS refresh cycle  
Figure 13.23 CAS-Before-RAS Refresh Operation  
Figure 13.24 shows the timing of the CAS-before-RAS refresh cycle.  
The number of RAS assert cycles in the refresh cycle is specified by bits TRAS2–TRAS0 in  
MCR. The specification of the RAS precharge time in the refresh cycle is determined by the  
setting of bits TRC2–TRC0 in MCR.  
Rev. 6.0, 07/02, page 409 of 986  
 复制成功!