欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第440页浏览型号HD6417750SBP200的Datasheet PDF文件第441页浏览型号HD6417750SBP200的Datasheet PDF文件第442页浏览型号HD6417750SBP200的Datasheet PDF文件第443页浏览型号HD6417750SBP200的Datasheet PDF文件第445页浏览型号HD6417750SBP200的Datasheet PDF文件第446页浏览型号HD6417750SBP200的Datasheet PDF文件第447页浏览型号HD6417750SBP200的Datasheet PDF文件第448页  
128k × 8-bit  
SH7750 Series  
A16  
SRAM  
A16  
A0  
A0  
D7  
D0  
I/O7  
I/O0  
Figure 13.10 Example of 8-Bit Data Width SRAM Connection  
Wait State Control: Wait state insertion on the SRAM interface can be controlled by the WCR2  
settings. If the WCR2 wait specification bits corresponding to a particular area are not zero, a  
software wait is inserted in accordance with that specification. For details, see section 13.2.6, Wait  
Control Register 2 (WCR2).  
The specified number of Tw cycles are inserted as wait cycles using the SRAM interface wait  
timing shown in figure 13.11.  
Rev. 6.0, 07/02, page 392 of 986  
 复制成功!