欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第357页浏览型号HD6417750SBP200的Datasheet PDF文件第358页浏览型号HD6417750SBP200的Datasheet PDF文件第359页浏览型号HD6417750SBP200的Datasheet PDF文件第360页浏览型号HD6417750SBP200的Datasheet PDF文件第362页浏览型号HD6417750SBP200的Datasheet PDF文件第363页浏览型号HD6417750SBP200的Datasheet PDF文件第364页浏览型号HD6417750SBP200的Datasheet PDF文件第365页  
Table 12.3 TMU Interrupt Sources  
Channel  
Interrupt Source  
TUNI0  
Description  
Priority  
0
1
2
Underflow interrupt 0  
Underflow interrupt 1  
Underflow interrupt 2  
Input capture interrupt 2  
Underflow interrupt 3  
Underflow interrupt 4  
High  
TUNI1  
TUNI2  
TICPI2  
3*  
4*  
TUNI3  
TUNI4  
Low  
Note: * SH7750R only  
12.5  
Usage Notes  
12.5.1 Register Writes  
When performing a register write, timer count operation must be stopped by clearing the start bit  
(STR0–STR4) for the relevant channel in the timer start register (TSTR, TSTR2).  
Note that the timer start register (TSTR, TSTR2) can be written to, and the underflow flag (UNF)  
and input capture flag (ICPF) of the timer control registers (TRCR0 to TCR4) can be cleared  
while the count is in progress. When the flags (UNF, ICPF) are cleared while the count is in  
progress, make sure not to change the values of bits other than those being cleared.  
12.5.2 TCNT Register Reads  
When performing a TCNT register read, processing for synchronization with the timer count  
operation is performed. If a timer count operation and register read processing are performed  
simultaneously, the TCNT counter value prior to the count-down operation is read by means of the  
synchronization processing.  
12.5.3 Resetting the RTC Frequency Divider  
When the on-chip RTC output clock is selected as the count clock, the RTC frequency divider  
should be reset.  
12.5.4 External Clock Frequency  
Ensure that the external clock frequency for any channel does not exceed Pφ/4.  
Rev. 6.0, 07/02, page 309 of 986  
 复制成功!