欢迎访问ic37.com |
会员登录 免费注册
发布采购

7906 参数 Datasheet PDF下载

7906图片预览
型号: 7906
PDF下载: 下载PDF文件 查看货源
内容描述: 16位单片机 [16-BIT SINGLE-CHIP MICROCOMPUTER]
分类和应用: 计算机
文件页数/大小: 531 页 / 3056 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号7906的Datasheet PDF文件第360页浏览型号7906的Datasheet PDF文件第361页浏览型号7906的Datasheet PDF文件第362页浏览型号7906的Datasheet PDF文件第363页浏览型号7906的Datasheet PDF文件第365页浏览型号7906的Datasheet PDF文件第366页浏览型号7906的Datasheet PDF文件第367页浏览型号7906的Datasheet PDF文件第368页  
DEBUG FUNCTION  
17.2 Block description  
17.2.1 Debug control register 0  
Figure 17.2.2 shows the structure of the debug control register 0.  
b7 b6 b5 b4 b3 b2 b1 b0  
Debug control register 0 (Address 6616)  
0
0 0  
Bit  
0
Bit name  
Function  
At reset R/W  
b2 b1b0  
0 0 0 : Do not select.  
Detect condition select bits  
(Note 2) RW  
(Note 1)  
0 0 1 : Address matching detection 0  
0 1 0 : Address matching detection 1  
0 1 1 : Address matching detection 2  
1 0 0 : Do not select.  
(Note 2) RW  
(Note 2) RW  
1
2
1 0 1 : Out-of-address-area detection  
1 1 0 :  
Do not select.  
1 1 1 :  
3
4
5
Fix these bits to 00.”  
(Note 2) RW  
(Note 2) RW  
(Note 2) RW  
Detect enable bit  
0 : Detection disabled.  
1 : Detection enabled.  
6
7
Fix this bit to 0.”  
(Note 2) RW  
The value is 1at reading.  
1
Notes 1: These bits are valid when the detect enable bit (bit 5) = 1.Therefore, these bits must be set before or simultaneously with  
setting of the detect enable bit to 1.”  
2: At power-on reset, each bit becomes 0; at hardware reset or software reset, each bit retains the value immediately  
before reset.  
Fig. 17.2.2 Structure of debug control register 0  
(1) Detect condition select bits (bits 0 to 2)  
These bits are used to select an occurrence condition for an address matching detection interrupt  
request. This condition can be selected from the following:  
Address matching detection 0  
An address matching detection interrupt request occurs when the contents of PG and PC match  
with the address being set in the address compare register 0 (addresses 6816 to 6A16); (Refer to  
section “17.3 Address matching detection mode.”)  
Address matching detection 1  
An address matching detection interrupt request occurs when the contents of PG and PC match  
with the address being set in the address compare register 1 (addresses 6B16 to 6D16); (Refer to  
section “17.3 Address matching detection mode.”)  
Address matching detection 2  
An address matching detection interrupt request occurs when the contents of PG and PC match  
with the address being set in the address compare register 0 (addresses 6816 to 6A16) or address  
compare register 1 (addresses 6B16 to 6D16); (Refer to section “17.3 Address matching detection  
mode.”)  
Out-of-address-area detection  
An address matching detection interrupt request occurs when the contents of PG and PC are less  
than the address being set in the address compare register 0 (addresses 6816 to 6A16) or larger  
than the address compare register 1 (addresses 6B16 to 6D16); (Refer to section “17.4 Out-of-  
address-area detection mode.”)  
7906 Group Users Manual Rev.2.0  
17-3