欢迎访问ic37.com |
会员登录 免费注册
发布采购

VRS51C1000-40-QG-ISPV2 参数 Datasheet PDF下载

VRS51C1000-40-QG-ISPV2图片预览
型号: VRS51C1000-40-QG-ISPV2
PDF下载: 下载PDF文件 查看货源
内容描述: 的Versa 8051 MCU与IAP / ISP功能的Flash 64KB [Versa 8051 MCU with 64KB of IAP/ISP Flash]
分类和应用: 微控制器
文件页数/大小: 48 页 / 475 K
品牌: RAMTRON [ RAMTRON INTERNATIONAL CORPORATION ]
 浏览型号VRS51C1000-40-QG-ISPV2的Datasheet PDF文件第2页浏览型号VRS51C1000-40-QG-ISPV2的Datasheet PDF文件第3页浏览型号VRS51C1000-40-QG-ISPV2的Datasheet PDF文件第4页浏览型号VRS51C1000-40-QG-ISPV2的Datasheet PDF文件第5页浏览型号VRS51C1000-40-QG-ISPV2的Datasheet PDF文件第7页浏览型号VRS51C1000-40-QG-ISPV2的Datasheet PDF文件第8页浏览型号VRS51C1000-40-QG-ISPV2的Datasheet PDF文件第9页浏览型号VRS51C1000-40-QG-ISPV2的Datasheet PDF文件第10页  
VRS51C1000
VRS51C1000 Program Memory
The VRS51C1000 includes 64KB of on-chip Flash
memory that can be used as program memory or as
general non-volatile data storage memory using the In-
Application Programming feature (IAP).
When programming the ISP boot program into the
VRS51C1000, the “lock bit” option should be activated
in order to protect the ISP flash memory zone from
being inadvertently erased (can happen when the
Flash Erase operations are performed under the
control of the ISP boot program) or to prevent the
VRS51C1000 flash memory from being read back
using a parallel programmer.
If an Erase operation is performed using a parallel
programmer, the entire flash memory, including the
ISP Boot program memory zone will be erased.
ISP Boot Program Memory Zone
The upper portion of the VRS51C1000 Flash memory
can be reserved to store an ISP (In-System
Programmable) boot loader program.
This boot program can be used to program the Flash
memory via the serial interface (or via any other
method) by making use of the In-Application
Programming (IAP) feature of the VRS51C1000. This
allows the processor to load the program from an
external device or system, and program it into the
Flash memory (See the
VRS51C1000 IAP feature
section)
The size of the memory block reserved for the ISP
boot loader program (when activated) is adjustable
from 512 Bytes up to 4K bytes in increments of 512
bytes.
F
IGURE
3: VRS51C1000-ISP P
ROGRAM SIZE VS
ISP C
ONFIG
. V
ALUE
FFFFh
ISPCFG=1
ISP Program Start Conditions
Setting the ISP page configuration to a value other
than 0 will result in the Processor jumping to the base
address of the ISP boot code when a hardware reset is
performed (provided that the value FFh is present at
program address 0000h).
When the ISP page configuration is set to 0 at the
moment the device is programmed using a parallel
programmer, the ISP boot feature will be disabled.
ISPCFG=2
ISPCFG=3
FE00h
ISPCFG=4
ISPCFG=5
FC00h
ISPCFG=6
ISPCFG=7
FA00h
ISPCFG=8
ISP Program Size =
ISP Config value x 512Bytes
F800h
F600h
F400h
F200h
F000h
0000h
Programming the ISP Boot Program
The ISP boot program must be programmed into the
device using a parallel programmer (such as the
VERSAMCU-PPR)
or
a
commercial
parallel
programmer that supports the VRS51C1000. The
Flash memory reserved for the ISP program is defined
by the parallel programmer software at the moment the
device is programmed.
______________________________________________________________________________________________
www.ramtron.com
page 6 of 48