欢迎访问ic37.com |
会员登录 免费注册
发布采购

HYB18T512161B2F-25 参数 Datasheet PDF下载

HYB18T512161B2F-25图片预览
型号: HYB18T512161B2F-25
PDF下载: 下载PDF文件 查看货源
内容描述: [DDR DRAM, 32MX16, 0.5ns, CMOS, PBGA84, ROHS COMPLIANT, PLASTIC, TFBGA-84]
分类和应用: 时钟动态存储器双倍数据速率内存集成电路
文件页数/大小: 37 页 / 1297 K
品牌: QIMONDA [ QIMONDA AG ]
 浏览型号HYB18T512161B2F-25的Datasheet PDF文件第15页浏览型号HYB18T512161B2F-25的Datasheet PDF文件第16页浏览型号HYB18T512161B2F-25的Datasheet PDF文件第17页浏览型号HYB18T512161B2F-25的Datasheet PDF文件第18页浏览型号HYB18T512161B2F-25的Datasheet PDF文件第20页浏览型号HYB18T512161B2F-25的Datasheet PDF文件第21页浏览型号HYB18T512161B2F-25的Datasheet PDF文件第22页浏览型号HYB18T512161B2F-25的Datasheet PDF文件第23页  
Internet Data Sheet  
HYB18T512161B2F–20/25  
512-Mbit Double-Data-Rate-Two SDRAM  
5.3  
DC & AC Characteristics  
DDR2 SDRAM pin timing are specified for either single ended  
or differential mode depending on the setting of the EMRS(1)  
“Enable DQS” mode bit; timing advantages of differential  
mode are realized in system design. The method by which the  
DDR2 SDRAM pin timing are measured is mode dependent.  
In single ended mode, timing relationships are measured  
In differential mode, these timing relationships are measured  
relative to the crosspoint of DQS and its complement, DQS.  
This distinction in timing methods is verified by design and  
characterization but not subject to production test. In single  
ended mode, the DQS signals are internally disabled and  
don’t care.  
relative to the rising or falling edges of DQS crossing at VREF  
.
TABLE 20  
DC & AC Logic Input Levels  
Symbol  
Parameter  
Min.  
Max.  
Units  
VIH(dc)  
VIL(dc)  
VIH(ac)  
VIL(ac)  
DC input logic high  
DC input low  
V
REF + 0.125  
V
V
DDQ + 0.3  
REF – 0.125  
V
V
V
V
–0.3  
AC input logic high  
AC input low  
V
REF + 0.250  
VREF – 0.250  
TABLE 21  
Single-ended AC Input Test Conditions  
Symbol  
Condition  
Value  
Unit  
Notes  
1)  
VREF  
Input reference voltage  
0.5 x VDDQ  
1.0  
V
1)  
VSWING.MAX  
SLEW  
Input signal maximum peak to peak swing  
Input signal minimum Slew Rate  
V
2)3)  
1.0  
V / ns  
1) Input waveform timing is referenced to the input signal crossing through the VREF level applied to the device under test.  
2) The input signal minimum Slew Rate is to be maintained over the range from VIH(ac).MIN to VREF for rising edges and the range from VREF to  
IL(ac).MAX for falling edges as shown in Figure 2  
V
3) AC timings are referenced with input waveforms switching from VIL(ac) to VIH(ac) on the positive transitions and VIH(ac) to VIL(ac) on the negative  
transitions.  
Rev. 1.1, 2007-06  
19  
05152007-ZYAH-ACMZ  
Date: 2008-02-26  
 复制成功!