欢迎访问ic37.com |
会员登录 免费注册
发布采购

HYB15T1G400C2F-3S 参数 Datasheet PDF下载

HYB15T1G400C2F-3S图片预览
型号: HYB15T1G400C2F-3S
PDF下载: 下载PDF文件 查看货源
内容描述: [DDR DRAM, 256MX4, 0.45ns, CMOS, PBGA60, ROHS COMPLIANT, PLASTIC, TFBGA-60]
分类和应用: 时钟动态存储器双倍数据速率内存集成电路
文件页数/大小: 59 页 / 1885 K
品牌: QIMONDA [ QIMONDA AG ]
 浏览型号HYB15T1G400C2F-3S的Datasheet PDF文件第8页浏览型号HYB15T1G400C2F-3S的Datasheet PDF文件第9页浏览型号HYB15T1G400C2F-3S的Datasheet PDF文件第10页浏览型号HYB15T1G400C2F-3S的Datasheet PDF文件第11页浏览型号HYB15T1G400C2F-3S的Datasheet PDF文件第13页浏览型号HYB15T1G400C2F-3S的Datasheet PDF文件第14页浏览型号HYB15T1G400C2F-3S的Datasheet PDF文件第15页浏览型号HYB15T1G400C2F-3S的Datasheet PDF文件第16页  
Internet Data Sheet  
HYB15T1G[40/80/16]0C2F  
1-Gbit Double-Data-Rate-Two SDRAM  
2.2  
Configuration for FBGA-84  
The chip configuration of a DDR2 SDRAM is listed by function in Table 6. The abbreviations used in the Ball#/Buffer Type  
columns are explained in Table 7 and Table 8 respectively.  
TABLE 6  
Configuration  
Ball#  
Name  
Ball  
Type  
Buffer  
Type  
Function  
Clock Signals ×16 Organization  
J8  
CK  
I
I
I
SSTL  
SSTL  
SSTL  
Clock Signal CK, CK  
Clock Enable  
K8  
K2  
CK  
CKE  
Control Signals ×16 Organization  
K7  
L7  
K3  
L8  
RAS  
CAS  
WE  
I
I
I
I
SSTL  
SSTL  
SSTL  
SSTL  
Row Address Strobe (RAS), Column Address Strobe (CAS),  
Write Enable (WE)  
CS  
Chip Select  
Address Signals ×16 Organization  
L2  
BA0  
BA1  
BA2  
A0  
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
Bank Address Bus 2:0  
L3  
L1  
M8  
M3  
M7  
N2  
N8  
N3  
N7  
P2  
P8  
P3  
M2  
Address Signal 12:0, Address Signal 10/Autoprecharge  
A1  
A2  
A3  
A4  
A5  
A6  
A7  
A8  
A9  
A10  
AP  
A11  
A12  
P7  
R2  
Rev. 1.00, 2008-08  
12  
11202007-1NZ2-6U4E  
 复制成功!