欢迎访问ic37.com |
会员登录 免费注册
发布采购

PM9315-HC 参数 Datasheet PDF下载

PM9315-HC图片预览
型号: PM9315-HC
PDF下载: 下载PDF文件 查看货源
内容描述: 增强TT1 ™交换机结构 [ENHANCED TT1⑩ SWITCH FABRIC]
分类和应用: 电信集成电路电信电路
文件页数/大小: 343 页 / 5229 K
品牌: PMC [ PMC-SIERRA, INC ]
 浏览型号PM9315-HC的Datasheet PDF文件第132页浏览型号PM9315-HC的Datasheet PDF文件第133页浏览型号PM9315-HC的Datasheet PDF文件第134页浏览型号PM9315-HC的Datasheet PDF文件第135页浏览型号PM9315-HC的Datasheet PDF文件第137页浏览型号PM9315-HC的Datasheet PDF文件第138页浏览型号PM9315-HC的Datasheet PDF文件第139页浏览型号PM9315-HC的Datasheet PDF文件第140页  
Released  
PMC-Sierra, Inc.  
PM9311/2/3/5 ETT1™ CHIP SET  
Data Sheet  
PMC-2000164  
ISSUE 3  
ENHANCED TT1™ SWITCH FABRIC  
2.3.2.21 Dataslice Loopback Mode  
Symbol: DINTLB  
Address Offset: 000B0h  
Default Value: 00000000h  
Access:  
Read/Write  
Enables a local loopback mode on the Dataslice.  
Bits  
Description  
31:1  
0
Reserved.  
Dataslice Loopback Mode. This bit enables a local loopback mode on the Dataslice that  
causes data to be looped internally from the input fifo to the output fifo.  
2.3.2.22 PLL Control/Status  
Symbol: DPLL  
Address Offset: 00100h  
Default Value: 0001447Ch  
Access:  
Read/Write  
Controls operation of the internal PLL (Phase Locked Loop). After a power on reset, the PLL itself is held in  
reset. This is reflected in bit 16 of this register. The local CPU must reset this bit to 0 to enable operation of  
the device, and thus should write 0000447Ch to this register.  
Bit  
Description  
31:17 PLL status. These bits reflect internal PLL operation status and should be ignored.  
Reset PLL. When set to 1 the PLL is held reset. The supplied reference clock will be used as  
16  
the internal clock. The serial links will not be operational. This bit will be 1 after power-up reset  
and should be deasserted for normal operation. PLL reset takes 10mS to complete.  
15:0  
PLL control.  
132  
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS’ INTERNAL USE  
 复制成功!