PM7385 FREEDM-84A672
DATA SHEET
PMC-1990114
ISSUE 6
84 LINK, 672 CHANNEL FRAME ENGINE AND DATA LINK MANAGER
WITH ANY-PHY PACKET INTERFACE
Register 0x410 : TCAS Channel Disable
Bit
Type
Function
Default
Bit 15
R/W
CHDIS
0
Bit 14
Unused
XXH
to
Bit 10
Bit 9
Bit 8
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
DCHAN[9]
DCHAN[8]
DCHAN[7]
DCHAN[6]
DCHAN[5]
DCHAN[4]
DCHAN[3]
DCHAN[2]
DCHAN[1]
DCHAN[0]
0
0
0
0
0
0
0
0
0
0
This register controls the disabling of one specific channel to allow orderly
provisioning of time-slots.
DCHAN[9:0]:
The disable channel number bits (DCHAN[9:0]) selects the channel to be
disabled. When CHDIS is set high, the channel specified by DCHAN[9:0] is
disabled. Data in time-slots associated with the specified channel is set to
FDATA[7:0] in the Idle Time-slot Fill Data register. When CHDIS is set low,
the channel specified by DCHAN[9:0] operates normally.
CHDIS:
The channel disable bit (CHDIS) controls the disabling of the channels
specified by DCHAN[9:0]. When CHDIS is set high, the channel selected by
DCHAN[9:0] is disabled. Data in time-slots associated with the specified
channel is set to FDATA[7:0] in the Idle Time-slot Fill Data register. When
CHDIS is set low, the channel specified by DCHAN[9:0] operates normally.
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS’ INTERNAL USE
145