欢迎访问ic37.com |
会员登录 免费注册
发布采购

PM7383-PI 参数 Datasheet PDF下载

PM7383-PI图片预览
型号: PM7383-PI
PDF下载: 下载PDF文件 查看货源
内容描述: 帧引擎和数据链路管理32A256 [FRAME ENGINE AND DATA LINK MANAGER 32A256]
分类和应用:
文件页数/大小: 231 页 / 1917 K
品牌: PMC [ PMC-SIERRA, INC ]
 浏览型号PM7383-PI的Datasheet PDF文件第77页浏览型号PM7383-PI的Datasheet PDF文件第78页浏览型号PM7383-PI的Datasheet PDF文件第79页浏览型号PM7383-PI的Datasheet PDF文件第80页浏览型号PM7383-PI的Datasheet PDF文件第82页浏览型号PM7383-PI的Datasheet PDF文件第83页浏览型号PM7383-PI的Datasheet PDF文件第84页浏览型号PM7383-PI的Datasheet PDF文件第85页  
RELEASED  
PM7383 FREEDM-32A256  
DATASHEET  
PMC-2010336  
ISSUE 1  
FRAME ENGINE AND DATA LINK MANAGER 32A256  
TFOVRE:  
The transmit FIFO overflow error interrupt enable bit (TFOVRE) enables  
transmit FIFO overflow error interrupts to the microprocessor. When  
TFOVRE is set high, attempts to write data to the logical FIFO when it is  
already full will cause an interrupt to be generated on the INTB output.  
Interrupts are masked when TFOVRE is set low. However, the TFOVRI bit  
remains valid when interrupts are disabled and may be polled to detect  
transmit FIFO overflow events.  
TFUDRE:  
The transmit FIFO underflow error interrupt enable bit (TFUDRE) enables  
transmit FIFO underflow error interrupts to the microprocessor. When  
TFUDRE is set high, attempts to read data from the logical FIFO when it is  
already empty will cause an interrupt to be generated on the INTB output.  
Interrupts are masked when TFUDRE is set low. However, the TFUDRI bit  
remains valid when interrupts are disabled and may be polled to detect  
transmit FIFO underflow events.  
PROPRIETARY AND CONFIDENTIAL  
73  
 复制成功!