欢迎访问ic37.com |
会员登录 免费注册
发布采购

PM7350-PGI 参数 Datasheet PDF下载

PM7350-PGI图片预览
型号: PM7350-PGI
PDF下载: 下载PDF文件 查看货源
内容描述: [Support Circuit, 1-Func, CMOS, PBGA160, 15 X 15 MM, 1.81 MM HEIGHT, PLASTIC, BGA-160]
分类和应用: ATM异步传输模式电信电信集成电路
文件页数/大小: 245 页 / 898 K
品牌: PMC [ PMC-SIERRA, INC ]
 浏览型号PM7350-PGI的Datasheet PDF文件第100页浏览型号PM7350-PGI的Datasheet PDF文件第101页浏览型号PM7350-PGI的Datasheet PDF文件第102页浏览型号PM7350-PGI的Datasheet PDF文件第103页浏览型号PM7350-PGI的Datasheet PDF文件第105页浏览型号PM7350-PGI的Datasheet PDF文件第106页浏览型号PM7350-PGI的Datasheet PDF文件第107页浏览型号PM7350-PGI的Datasheet PDF文件第108页  
RELEASED  
PM7350 S/UNI DUPLEX  
DATA SHEET  
PMC-1980581  
ISSUE 8  
DUAL SERIAL LINK PHY MULTIPLEXER  
RESETO:  
The RESETO bit controls the state of the RSTOB output. Setting RESETO to  
logic 1 causes the active low RSTOB output to be asserted. Setting RESETO  
to logic 0 causes the RSTOB output to go back to high impedance. RSTOB  
can also be controlled through bit oriented code received on the active high-  
speed link.  
LRXCINV:  
The LRXCINV bit determines the edge of the clock used to sample the  
LRXD[15:0] bus. When the LRXCINV bit is set to logic 1, each line of the  
LRXD[15:0] bus is sampled on the falling edge of the clock signal input on the  
corresponding LRXC[15:0] line. When the LRXCINV bit is set to logic 0, each  
line of the LRXD[15:0] bus is sampled on the rising edge of the clock signal  
input on the corresponding LRXC[15:0] line.  
LTXCINV:  
The LTXCINV bit determines the edge of the clock used to output the  
LTXD[15:0] bus. When the LTXCINV bit is set to logic 1, each line of the  
LTXD[15:0] bus is output on the falling edge of the clock signal input on the  
corresponding LTXC[15:0] line. When the LTXCINV bit is set to logic 0, each  
line of the LTXD[15:0] bus is output on the rising edge of the clock signal input  
on the corresponding LTXC[15:0] line.  
Reserved:  
These bits must be logic 0 for correct operation.  
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS’ INTERNAL USE  
89  
 复制成功!