PMC-Sierra, Inc.
PRELIMINARY
PM5381 S/UNI-2488
DATASHEET
PMC-2000489
ISSUE 1
SATURN USER NETWORK INTERFACE FOR 2488 MBIT/S
Register 0804H: PRGM Monitor Byte Error Interrupt Status
Register 0814H: PRGM Aux 2 Monitor Byte Error Interrupt Status
Register 0824H: PRGM Aux 3 Monitor Byte Error Interrupt Status
Register 0834H: PRGM Aux 4 Monitor Byte Error Interrupt Status
Bit
Type
Function
Default
Bit 15
Bit 14
Bit 13
Bit 12
Bit 11
Bit 10
Bit 9
Unused
Unused
Unused
Unused
R
R
R
R
R
R
R
R
R
R
R
R
MON[N+12]_ERRI
MON[N+11]_ERRI
MON[N+10]_ERRI
MON[N+9]_ERRI
MON[N+8]_ERRI
MON[N+7]_ERRI
MON[N+6]_ERRI
MON[N+5]_ERRI
MON[N+4]_ERRI
MON[N+3]_ERRI
MON[N+2]_ERRI
MON[N+1]_ERRI
X
X
X
X
X
X
X
X
X
X
X
X
Bit 8
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
MONx_ERRI:
The Monitor Byte Error Interrupt Status registers contain the status of the interrupt generated
by each of the 48 STS-1 paths when an error has been detected.
PRGM Monitor Byte Error Interrupt Status register, N = 0.
PRGM Aux2 Monitor Byte Error Interrupt Status register, N = 1.
PRGM Aux3 Monitor Byte Error Interrupt Status register, N = 2.
PRGM Aux4 Monitor Byte Error Interrupt Status register, N = 3.
The MONx_ERRI bit is set high when the monitor is in the synchronized state and when an
error in a PRBS byte is detected in the STS-1 path x. This bit is independent of
MONx_ERRE, and is cleared after it’s been read.
Proprietary and Confidentail to PMC-Sierra Inc., and for its Customer’s Internal Use
387