欢迎访问ic37.com |
会员登录 免费注册
发布采购

LPC2138FBD64,151 参数 Datasheet PDF下载

LPC2138FBD64,151图片预览
型号: LPC2138FBD64,151
PDF下载: 下载PDF文件 查看货源
内容描述: [LPC2131/32/34/36/38 - Single-chip 16/32-bit microcontrollers; 32/64/128/256/512 kB ISP/IAP flash with 10-bit ADC and DAC QFP 64-Pin]
分类和应用: 时钟PC微控制器外围集成电路
文件页数/大小: 45 页 / 318 K
品牌: NXP [ NXP ]
 浏览型号LPC2138FBD64,151的Datasheet PDF文件第14页浏览型号LPC2138FBD64,151的Datasheet PDF文件第15页浏览型号LPC2138FBD64,151的Datasheet PDF文件第16页浏览型号LPC2138FBD64,151的Datasheet PDF文件第17页浏览型号LPC2138FBD64,151的Datasheet PDF文件第19页浏览型号LPC2138FBD64,151的Datasheet PDF文件第20页浏览型号LPC2138FBD64,151的Datasheet PDF文件第21页浏览型号LPC2138FBD64,151的Datasheet PDF文件第22页  
LPC2131/32/34/36/38  
NXP Semiconductors  
Single-chip 16/32-bit microcontrollers  
Built-in baud rate generator.  
Standard modem interface signals included on UART1. (LPC2134/36/38 only)  
The LPC2131/32/34/36/38 transmission FIFO control enables implementation of  
software (XON/XOFF) flow control on both UARTs and hardware (CTS/RTS) flow  
control on the LPC2134/36/38 UART1 only.  
6.10.2 UART features available in LPC213x/01 only  
Fractional baud rate generator enables standard baud rates such as 115200 to be  
achieved with any crystal frequency above 2 MHz.  
Auto-bauding.  
Auto-CTS/RTS flow-control fully implemented in hardware (LPC2134/36/38 only).  
6.11 I2C-bus serial I/O controller  
The LPC2131/32/34/36/38 each contain two I2C-bus controllers.  
The I2C-bus is bidirectional, for inter-IC control using only two wires: a Serial Clock Line  
(SCL), and a Serial DAta line (SDA). Each device is recognized by a unique address and  
can operate as either a receiver-only device (e.g., an LCD driver or a transmitter with the  
capability to both receive and send information (such as memory)). Transmitters and/or  
receivers can operate in either master or slave mode, depending on whether the chip has  
to initiate a data transfer or is only addressed. The I2C-bus is a multi-master bus, it can be  
controlled by more than one bus master connected to it.  
This I2C-bus implementation supports bit rates up to 400 kbit/s (Fast I2C).  
6.11.1 Features  
Standard I2C compliant bus interface.  
Easy to configure as Master, Slave, or Master/Slave.  
Programmable clocks allow versatile rate control.  
Bidirectional data transfer between masters and slaves.  
Multi-master bus (no central master).  
Arbitration between simultaneously transmitting masters without corruption of serial  
data on the bus.  
Serial clock synchronization allows devices with different bit rates to communicate via  
one serial bus.  
Serial clock synchronization can be used as a handshake mechanism to suspend and  
resume serial transfer.  
The I2C-bus may be used for test and diagnostic purposes.  
6.12 SPI serial I/O controller  
The LPC2131/32/34/36/38 each contain one SPI controller. The SPI is a full duplex serial  
interface, designed to be able to handle multiple masters and slaves connected to a given  
bus. Only a single master and a single slave can communicate on the interface during a  
given data transfer. During a data transfer the master always sends a byte of data to the  
slave, and the slave always sends a byte of data to the master.  
LPC2131_32_34_36_38  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2011. All rights reserved.  
Product data sheet  
Rev. 5.1 — 29 July 2011  
18 of 45  
 
 
 
 
 复制成功!