欢迎访问ic37.com |
会员登录 免费注册
发布采购

MSM7702-01MS-K 参数 Datasheet PDF下载

MSM7702-01MS-K图片预览
型号: MSM7702-01MS-K
PDF下载: 下载PDF文件 查看货源
内容描述: 单铁CODEC [Single Rail CODEC]
分类和应用: 电信集成电路光电二极管PC
文件页数/大小: 17 页 / 130 K
品牌: OKI [ OKI ELECTRONIC COMPONETS ]
 浏览型号MSM7702-01MS-K的Datasheet PDF文件第1页浏览型号MSM7702-01MS-K的Datasheet PDF文件第2页浏览型号MSM7702-01MS-K的Datasheet PDF文件第3页浏览型号MSM7702-01MS-K的Datasheet PDF文件第4页浏览型号MSM7702-01MS-K的Datasheet PDF文件第6页浏览型号MSM7702-01MS-K的Datasheet PDF文件第7页浏览型号MSM7702-01MS-K的Datasheet PDF文件第8页浏览型号MSM7702-01MS-K的Datasheet PDF文件第9页  
¡ Semiconductor  
MSM7702-01/02/03  
V
DD  
Power supply for +2.7 V to +3.8 V. (Typically 3.0 V)  
PCMIN  
PCM signal input.  
A serial PCM signal input to this pin is converted to an analog signal in synchronization with the  
RSYNC signal and BCLK signal.  
The data rate of the PCM signal is equal to the frequency of the BCLK signal.  
ThePCMsignalisshiftedatafallingedgeoftheBCLKsignalandlatchedintotheinternalregister  
when shifted by eight bits.  
The start of the PCM data (MSD) is identified at the rising edge of RSYNC.  
BCLK  
Shift clock signal input for the PCMIN and PCMOUT signal.  
The frequency, equal to the data rate, is 64, 96, 128, 192, 256, 384, 512, 768, 1024, 1536, 1544, 2048,  
or 200 kHz. Setting this signal to logic "1" or "0" drives both transmit and receive circuits to the  
power saving state.  
RSYNC  
Receive synchronizing signal input.  
Eight required bits are selected from serial PCM signals on the PCMIN pin by the receive  
synchronizing signal.  
Signals in the receive section are synchronized by this synchronizing signal. This signal must be  
synchronized in phase with the BCLK. The frequency should be 8 kHz ±50 ppm to guarantee the  
AC characteristics which are mainly the frequency characteristics of the receive section.  
However, if the frequency characteristic of an applied system is not specified exactly, this device  
can operate in the range of 8 kHz ±2 kHz, but the electrical characteristics in this specification are  
not guaranteed.  
XSYNC  
Transmit synchronizing signal input.  
The PCM output signal from the PCMOUT pin is output in synchronization with this transmit  
synchronizing signal. This synchronizing signal triggers the PLL and synchronizes all timing  
signals of the transmit section.  
This synchronizing signal must be synchronized in phase with BCLK.  
The frequency should be 8 kHz ±50 ppm to guarantee the AC characteristics which are mainly  
the frequency characteristics of the transmit section.  
However, if the frequency characteristic of an applied system is not specified exactly, this device  
can operate in the range of 8 kHz ±2 kHz, but the electrical characteristics in this specification are  
not guaranteed.  
Setting this signal to logic "1" or "0" drives both transmit and receive circuits to the power saving  
state.  
5/17  
 复制成功!