欢迎访问ic37.com |
会员登录 免费注册
发布采购

ML9092-01TB 参数 Datasheet PDF下载

ML9092-01TB图片预览
型号: ML9092-01TB
PDF下载: 下载PDF文件 查看货源
内容描述: 与主要扫描仪和RAM LCD驱动器 [LCD Driver with Key Scanner and RAM]
分类和应用: 驱动器
文件页数/大小: 66 页 / 654 K
品牌: OKI [ OKI ELECTRONIC COMPONETS ]
 浏览型号ML9092-01TB的Datasheet PDF文件第44页浏览型号ML9092-01TB的Datasheet PDF文件第45页浏览型号ML9092-01TB的Datasheet PDF文件第46页浏览型号ML9092-01TB的Datasheet PDF文件第47页浏览型号ML9092-01TB的Datasheet PDF文件第49页浏览型号ML9092-01TB的Datasheet PDF文件第50页浏览型号ML9092-01TB的Datasheet PDF文件第51页浏览型号ML9092-01TB的Datasheet PDF文件第52页  
FEDL9092-01  
OKI Semiconductor  
ML9092-01/02/03/04  
(7) D1, D0 (DTY1, DTY0) (Display duty select bits)  
These bits select the display duty. The correspondence between each bit and display duty is shown in the chart  
below. These bits are reset to “0” if the RESET pin is pulled to a “L” level.  
DTY1  
DTY0  
Display duty  
1/8  
0
0
1
1
0
1
0
1
1/9  
1/10  
1/10  
Control register 2 (FCR2)  
D7  
0
D6  
0
D5  
0
D4  
0
D3  
0
D2  
0
D1  
STB  
D0  
DISP  
(1) D1 (STB) (Standby mode select bit)  
This bit is used to control the standby and normal modes. (Applies to ML9092-03/04.)  
1: Standby mode  
0: Normal mode  
This bit is reset to “0” if the RESET pin is pulled to a “L” level.  
The LSI internal status and pin status during standby mode are as follows:  
- RAM data is retained.  
- Common output and segment output are VSS level.  
- Electronic volume values are retained.  
- Port output A is at a “L” level (applies to ML9092-03/04). The status before standby is maintained for port  
output B (applies to ML9092-04).  
- RC oscillation is stopped. (Oscillation is started with key input, maintained while the KREQ output is at a “H”  
level, and stopped when all key switches are turned off and the KREQ output is at a “L” level.)  
- Rotary encoder input signals (A and B) are ignored.  
- Key input allowed.  
- The microcontroller interface (CS, CP, DI/O, KREQ) is operable. (However, only with a KREQ signal from the  
key scan, will the KREQ pin output a “H” level.)  
- VHIN and VO should be set to VSS or the floating status.  
Note: When there is a key input in a standby state, this IC will start oscillating and KREQ output will go to a “H”  
level. Execute key scan reading periodically during this “H” level period. Also, execute key scan reading when  
the KREQ signal changes from a “H” to “L” level.  
(2) D0 (DISP) (Display ON/OFF mode bit)  
1: Display ON mode  
0: Display OFF mode  
This bit selects whether the display is ON or OFF. Writing a “1” to this bit selects the display ON mode. Writing  
a “0” to this bit selects the display OFF mode. At this time, the COM and SEG pins will be at the VSS level. Even  
if this bit is set to “0”, the display RAM contents will not change. If the RESET pin is pulled to a “L” level, this  
register is reset to “0”.  
48/66  
 复制成功!