欢迎访问ic37.com |
会员登录 免费注册
发布采购

TDA4858 参数 Datasheet PDF下载

TDA4858图片预览
型号: TDA4858
PDF下载: 下载PDF文件 查看货源
内容描述: 经济自动同步偏转控制器( EASDC ) [Economy Autosync Deflection Controller (EASDC)]
分类和应用: 消费电路商用集成电路偏转集成电路光电二极管监视器控制器
文件页数/大小: 44 页 / 263 K
品牌: NXP [ NXP ]
 浏览型号TDA4858的Datasheet PDF文件第17页浏览型号TDA4858的Datasheet PDF文件第18页浏览型号TDA4858的Datasheet PDF文件第19页浏览型号TDA4858的Datasheet PDF文件第20页浏览型号TDA4858的Datasheet PDF文件第22页浏览型号TDA4858的Datasheet PDF文件第23页浏览型号TDA4858的Datasheet PDF文件第24页浏览型号TDA4858的Datasheet PDF文件第25页  
Philips Semiconductors  
Product specification  
Economy Autosync Deflection Controller  
(EASDC)  
TDA4858  
Notes to the characteristics  
1. Continuous blanking at CLBL (pin 16) will be activated, if one of the following conditions is true:  
a) No horizontal flyback pulses at HFLB (pin 1) within a line  
b) X-ray protection is triggered  
c) Voltage at HPLL2 (pin 31) is low (for soft start of horizontal drive)  
d) Supply voltage at VCC (pin 9) is low  
e) PLL1 unlocked while frequency-locked loop is in search mode.  
2. Loading of HPLL1 (pin 26) is not allowed.  
3. Oscillator frequency is fmin when no sync input signal is present (no continuous blanking at pin 16).  
4. Voltage at HPLL1 (pin 26) is fed to HBUF (pin 27) via a buffer. Disturbances caused by horizontal sync are removed  
by an internal sample-and-hold circuit.  
kT  
q
1
5. Input resistance at HPOS (pin 30): RHPOS  
=
×
------ ---------------  
I HPOS  
6. Full vertical sync range with constant amplitude (fV(min) : fV(max) = 1 : 2.5) can be made usable by choosing an  
application with adjustment of free-running frequency.  
7. If higher vertical frequencies are required, sync range can be shifted by using a smaller capacitor at VCAP (pin 24).  
8. Value of resistor at VREF (pin 23) may not be changed.  
9. All vertical and EW adjustments are specified at nominal vertical settings, which means:  
a) VAMP = 100% (IVAMP = 135 µA)  
b) VSCOR = 0 (pin 19 open-circuit)  
c) VPOS centred (pin 17 forced to ground)  
d) fH = 70 kHz.  
10. The superimposed logarithmic sawtooth at VSCOR (pin 19) tracks with VPOS, but not with VAMP settings.  
kT  
------  
q
1 d  
------------  
1 + d  
The superimposed waveform is described by  
× In  
with ‘d’ being the modulation depth of a sawtooth from  
56 to +56. A linear sawtooth with the same modulation depth can be recovered in an external long-tailed pair  
(see Fig.17).  
11. The output signal at EWDRV (pin 11) may consist of parabola + DC shift + trapezium correction. These adjustments  
have to be carried out in a correct relationship to each other in order to avoid clipping due to the limited output voltage  
range at EWDRV.  
12. The superimposed logarithmic parabola at EWTRP (pin 20) tracks with VPOS, but not with VAMP settings  
(see Fig.17).  
13. If fH tracking is enabled, the amplitude of the complete EWDRV output signal (parabola + DC shift + trapezium) will  
be changed proportional to IHREF. The EWDRV low level of 1.2 V remains fixed.  
14. First pole of transconductance amplifier is 5 MHz without external capacitor (will become the second pole, if the OTA  
operates as an integrator).  
V BOP  
15. Open-loop gain is  
at f = 0 with no resistive load and CBOP = 4.7 nF [from BOP (pin 3) to GND].  
-------------  
VBIN  
1997 Oct 27  
21  
 复制成功!