欢迎访问ic37.com |
会员登录 免费注册
发布采购

M58LT128HSB8ZA6E 参数 Datasheet PDF下载

M58LT128HSB8ZA6E图片预览
型号: M58LT128HSB8ZA6E
PDF下载: 下载PDF文件 查看货源
内容描述: 128兆位(8 MB 】 16 ,多银行,多接口,突发) 1.8 V电源供电,安全闪存 [128 Mbit (8 Mb 】16, multiple bank, multilevel interface, burst) 1.8 V supply, secure Flash memories]
分类和应用: 闪存存储内存集成电路
文件页数/大小: 110 页 / 2025 K
品牌: NUMONYX [ NUMONYX B.V ]
 浏览型号M58LT128HSB8ZA6E的Datasheet PDF文件第36页浏览型号M58LT128HSB8ZA6E的Datasheet PDF文件第37页浏览型号M58LT128HSB8ZA6E的Datasheet PDF文件第38页浏览型号M58LT128HSB8ZA6E的Datasheet PDF文件第39页浏览型号M58LT128HSB8ZA6E的Datasheet PDF文件第41页浏览型号M58LT128HSB8ZA6E的Datasheet PDF文件第42页浏览型号M58LT128HSB8ZA6E的Datasheet PDF文件第43页浏览型号M58LT128HSB8ZA6E的Datasheet PDF文件第44页  
Configuration Register  
M58LT128HST, M58LT128HSB  
Description  
Table 11. Configuration Register  
Bit  
Description  
Read Select  
Reserved  
Value  
0
Synchronous Read  
CR15  
CR14  
1
Asynchronous Read (Default at power-on)  
010  
011  
100  
101  
110  
111  
2 clock latency(1)  
3 clock latency  
4 clock latency  
CR13-CR11 X-Latency  
5 clock latency  
6 clock latency  
7 clock latency (default)  
Other configurations reserved  
0
1
0
1
0
WAIT is active Low  
CR10  
CR9  
Wait Polarity  
WAIT is active High (default)  
Data held for one clock cycle  
Data held for two clock cycles (default)(1)  
WAIT is active during WAIT state  
Data Output  
Configuration  
CR8  
Wait Configuration  
WAIT is active one data cycle before WAIT  
state(1) (default)  
1
0
1
0
1
Reserved  
CR7  
CR6  
Burst Type  
Sequential (default)  
Falling Clock edge  
Rising Clock edge (default)  
Valid Clock Edge  
CR5-CR4 Reserved  
CR3 Wrap Burst  
0
Wrap  
1
No Wrap (default)  
4 words  
001  
010  
011  
111  
8 words  
CR2-CR0 Burst Length  
16 words  
Continuous (default)  
1. The combination X-Latency = 2, Data held for two clock cycles and Wait active one data cycle before the  
WAIT state is not supported.  
40/110  
 复制成功!